

# PM0045 Programming manual

# Signal processing engine (SPE) APU programming interface manual

#### Introduction

The primary objective of this manual is to help programmers provide software that is compatible across the family of processors that use the signal processing engine (SPE) auxiliary processing unit (APU).

#### Scope

The scope of this manual does not include a description of individual SPE implementations. Each PowerPC™ processor is unique in its implementation of the SPE.

#### **Audience**

This manual supports system software and application programmers who want to use the SPE APU to develop products. Users should understand the following concepts:

- Operating systems
- Microprocessor system design
- Basic principles of RISC processing
- SPE instruction set

The major sections of this manual provide a general understanding of what the programming model defines in the SPE APU.

It is useful for software engineers who need to understand how to access SPE functionality from high level languages such as C and C++.

It will describe all instructions in the e500 core complex as well as Book E instructions that are defined for 32-bit implementations, along with data manipulation, SPE floating-point status and control register (SPEFSCR) operations, ABI extensions (malloc(), realloc(), calloc(), and new), a printf example, and additional library routines.

Examples are given of valid and invalid initializations of the SPE data types.

 September 2013
 Doc ID 13881 Rev 3
 1/315

PM0045

# **Contents**

| 1 | Ove  | rview                                         |
|---|------|-----------------------------------------------|
|   | 1.1  | High-level language interface                 |
|   | 1.2  | Application binary interface (ABI)            |
| 2 | High | ı-level language interface15                  |
|   | 2.1  | Introduction                                  |
|   | 2.2  | High-level language interface                 |
| 3 | SPE  | operations                                    |
|   | 3.1  | Signal processing engine (SPE) APU registers  |
|   | 3.2  | Notation                                      |
|   | 3.3  | Instruction fields                            |
|   | 3.4  | Description of instruction operation          |
|   | 3.5  | Intrinsics                                    |
|   | 3.6  | Basic instruction mapping                     |
| 4 | Add  | itional operations                            |
|   | 4.1  | Data manipulation                             |
|   | 4.2  | Signal processing engine (SPE) APU registers  |
|   | 4.3  | Application binary interface (ABI) extensions |
| 5 | Prog | gramming interface examples                   |
|   | 5.1  | Data type initialization 306                  |
|   | 5.2  | Fixed-point accessors                         |
|   | 5.3  | Loads 309                                     |
| 6 | Glos | sary of terms and abbreviations               |
| 7 | Revi | sion history 314                              |

PM0045 List of tables

# List of tables

| Table 1.   | Data types                              | . 15 |
|------------|-----------------------------------------|------|
| Table 2.   | SPEFSCR field descriptions              |      |
| Table 3.   | ACC field descriptions                  | 22   |
| Table 4.   | Notation conventions                    | 22   |
| Table 5.   | Instruction field descriptions          | 23   |
| Table 6.   | RTL notation                            | 25   |
| Table 7.   | Operator precedence                     | 28   |
| Table 8.   | Data samples and sizes                  | 31   |
| Table 9.   | brinc (registers altered by)            | 31   |
| Table 10.  | ev_abs (registers altered by)           | 32   |
| Table 11.  | ev_addiw (registers altered by)         | 33   |
| Table 12.  | ev_addsmiaaw (registers altered by)     |      |
| Table 13.  | ev_addssiaaw (registers altered by)     |      |
| Table 14.  | ev_addumiaaw (registers altered by)     |      |
| Table 15.  | ev_addusiaaw (registers altered by)     |      |
| Table 16.  | ev_addw (registers altered by)          |      |
| Table 17.  | ev_all_eq (registers altered by)        |      |
| Table 18.  | ev_all_fs_eq (registers altered by)     |      |
| Table 19.  | ev_all_fs_gt (registers altered by)     |      |
| Table 20.  | ev_all_fs_lt (registers altered by)     |      |
| Table 21.  | ev_all_fs_tst_eq (registers altered by) |      |
| Table 22.  | ev_all_fs_tst_gt (registers altered by) |      |
| Table 23.  | ev_all_fs_tst_lt (registers altered by) |      |
| Table 24.  | ev_all_gts (registers altered by)       |      |
| Table 25.  | ev_all_gtu (registers altered by).      |      |
| Table 26.  | ev_all_lts (registers altered by).      |      |
| Table 27.  | ev_all_ltu (registers altered by).      |      |
| Table 28.  | ev_and (registers altered by)           |      |
| Table 29.  | ev_andc (registers altered by).         |      |
| Table 30.  | ev_any_eq (registers altered by)        |      |
| Table 31.  | ev_any_fs_eq (registers altered by)     |      |
| Table 32.  | ev_any_fs_gt (registers altered by)     |      |
| Table 33.  | ev_any_fs_lt (registers altered by)     |      |
| Table 34.  | ev_any_fs_tst_eq (registers altered by) |      |
| Table 35.  | ev_any_fs_tst_gt (registers altered by) |      |
| Table 36.  | ev_any_fs_tst_lt (registers altered by) |      |
| Table 37.  | ev_any_gts (registers altered by).      |      |
| Table 38.  | ev_any_gtu (registers altered by).      |      |
| Table 39.  | ev_any_lts (registers altered by).      |      |
| Table 40.  | ev_any_Itu (registers altered by).      |      |
| Table 41.  | ev_cntlsw (registers altered by)        |      |
| Table 42.  | ev cntlzw (registers altered by)        |      |
| Table 43.  | ev divws (registered altered by).       |      |
| Table 44.  | ev_divwu (registered attered by).       |      |
| Table 45.  | ev_eqv (registers altered by).          |      |
| Table 45.  | ev_extsb (registers aftered by).        |      |
| Table 47.  | ev_extsh (registers aftered by).        |      |
| Table 47.  | ev_fsabs (registers altered by).        |      |
| i abic 40. | ov_ioabo (rogistoro antoroa by)         |      |

| Table 49.              | ev_fsadd (registers altered by)                                       |      |
|------------------------|-----------------------------------------------------------------------|------|
| Table 50.              | ev_fscfsf (registers altered by)                                      |      |
| Table 51.              | ev_fscfsi (registers altered by)                                      |      |
| Table 52.              | ev_fscfuf (registers altered by)                                      |      |
| Table 53.              | ev_fscfui (registers altered by)                                      |      |
| Table 54.              | ev_fsctsf (registers altered by)                                      |      |
| Table 55.              | ev_fsctsi (registers altered by)                                      |      |
| Table 56.              | ev_fsctsiz (registers altered by)                                     |      |
| Table 57.              | ev_fsctuf (registers altered by)                                      |      |
| Table 58.              | ev_fsctui (registers altered by)                                      |      |
| Table 59.              | ev_fsctuiz (registers altered by)                                     |      |
| Table 60.              | ev_fsdiv (registers altered by)                                       |      |
| Table 61.              | ev_fsmul (registers altered by)                                       |      |
| Table 62.              | ev_fsnabs (registers altered by)                                      |      |
| Table 63.              | ev_fsneg (registers altered by)                                       |      |
| Table 64.              | ev_fssub (registers altered by)                                       |      |
| Table 65.              | ev_ldd (registers altered by)                                         |      |
| Table 66.              | ev_lddxev_lddx (registers altered by)                                 |      |
| Table 67.              | ev_ldh (registers altered by)                                         |      |
| Table 68.              | ev_ldhx (registers altered by)                                        |      |
| Table 69.              | ev_ldw (registers altered by)                                         |      |
| Table 70.              | ev_ldwx (registers altered by)                                        |      |
| Table 71.              | ev_lhhesplat (registers altered by)                                   |      |
| Table 72.              | ev_lhhesplatx (registers altered by)                                  |      |
| Table 73.              | ev_lhhossplat (registers altered by)                                  |      |
| Table 74.              | ev_lhhossplatx (registers altered by)                                 |      |
| Table 75.              | ev_lhhousplat (registers altered by)                                  |      |
| Table 76.              | ev_lhhousplatx (registers altered by)                                 |      |
| Table 77.              | ev_lower_eq (registers altered by)                                    |      |
| Table 78.              | ev_lower_fs_eq (registers altered by)                                 |      |
| Table 79.              | ev_lower_fs_gt (registers altered by)                                 |      |
| Table 80.              | ev_lower_fs_lt (registers altered by)                                 |      |
| Table 81.              | ev_lower_fs_tst_eq (registers altered by)                             |      |
| Table 82.              | ev_lower_fs_tst_gt (registers altered by)                             |      |
| Table 83.              | ev_lower_fs_tst_lt (registers altered by)                             |      |
| Table 84.              | ev_lowergts (registers altered by)                                    |      |
| Table 85.              | ev_lower_gtu (registers altered by)                                   |      |
| Table 86.              | ev_lower_lts (registers altered by)                                   |      |
| Table 87.              | ev_lower_ltu (registers altered by)                                   |      |
| Table 88.              | ev_lwhey (registers altered by)                                       |      |
| Table 89.<br>Table 90. | ev_lwhex (registers altered by)                                       |      |
| Table 90.              | ev_lwhos (registers altered by)                                       |      |
| Table 91.              | ev_lwhosx (registers altered by)                                      |      |
| Table 92.              | ev_lwhou (registers altered by)                                       |      |
| Table 93.              | ev_lwhoux (registers altered by)                                      |      |
| Table 94.              | ev_lwhsplat (registers altered by)ev_lwhsplatx (registers altered by) |      |
| Table 95.              | ev_lwwsplat (registers altered by)                                    |      |
| Table 96.              | ev_lwwsplatx (registers altered by)                                   |      |
| Table 97.              | ev_nwsplatx (registers altered by)                                    |      |
| Table 96.              | ev_mergehilo (registers altered by)                                   |      |
| Table 100              |                                                                       | 123  |
|                        | EV HIGHARIA HEMBIELD GIIGIGU DVI                                      | 1/.7 |

PM0045 List of tables

| Table 101.               | ev_mergelohi (registers altered by)                                 |  |
|--------------------------|---------------------------------------------------------------------|--|
| Table 102.               | ev_mhegsmfaa (registers altered by)                                 |  |
| Table 103.               | ev_mhegsmfan (registers altered by)                                 |  |
| Table 104.               | ev_mhegsmiaa (registers altered by)                                 |  |
| Table 105.               | ev_mhegsmian (registers altered by)                                 |  |
| Table 106.               | ev_mhegumfaa (registers altered by)                                 |  |
| Table 107.               | ev_mhegumiaa (registers altered by)                                 |  |
| Table 108.               | ev_mhegumfan (registers altered by)                                 |  |
| Table 109.               | ev_mhegumian (registers altered by)                                 |  |
| Table 110.               | ev_mhesmf (registers altered by)                                    |  |
| Table 111.               | ev_mhesmfaaw (registers altered by)                                 |  |
| Table 112.               | ev_mhesmfanw (registers altered by)                                 |  |
| Table 113.               | ev_mhesmi (registers altered by)                                    |  |
| Table 114.               | ev_mhesmiaaw (registers altered by)                                 |  |
| Table 115.               | ev_mhesmianw (registers altered by)                                 |  |
| Table 116.               | ev_mhessf (registers altered by)                                    |  |
| Table 117.               | ev_mhessfaaw (registers altered by)                                 |  |
| Table 118.               | ev_mhessfanw (registers altered by)                                 |  |
| Table 119.               | ev_mhessiaaw (registers altered by)                                 |  |
| Table 120.               | ev_mhessianw (registers altered by)                                 |  |
| Table 121.               | ev_mheumf (registers altered by)                                    |  |
| Table 122.               | ev_mheumi (registers altered by)                                    |  |
| Table 123.               | ev_mheumfaaw (registers altered by)                                 |  |
| Table 124.               | ev_mheumiaaw (registers altered by)                                 |  |
| Table 125.               | ev_mheumfanw (registers altered by)                                 |  |
| Table 126.               | ev_mheumianw (registers altered by)                                 |  |
| Table 127.               | ev_mheusfaaw (registers altered by)                                 |  |
| Table 128.               | ev_mheusiaaw (registers altered by)                                 |  |
| Table 129.               | ev_mheusfanw (registers altered by)                                 |  |
| Table 130.               | ev_mheusianw (registers altered by)                                 |  |
| Table 131.               | ev_mhogsmfaa (registers altered by)                                 |  |
| Table 132.               | ev_mhogsmfan (registers altered by)                                 |  |
| Table 133.               | ev_mhogsmiaa (registers altered by)                                 |  |
| Table 134.               | ev_mhogsmian (registers altered by)                                 |  |
| Table 135.               | ev_mhogumfaa (registers altered by)                                 |  |
| Table 136.               | ev_mhogumiaa (registers altered by)                                 |  |
| Table 137.<br>Table 138. | ev_mhogumfan (registers altered by)                                 |  |
| Table 136.               | ev_mhogumian (registers altered by)ev_mhosmf (registers altered by) |  |
| Table 139.               | ev_mhosmfaaw (registers altered by)                                 |  |
| Table 140.               | ev mhosmfanw (registers altered by)                                 |  |
| Table 141.               | ev_mhosmi (registers altered by)                                    |  |
| Table 142.               | ev_mhosmiaaw (registers altered by)                                 |  |
| Table 143.               | ev_mhosmianw (registers altered by)                                 |  |
| Table 145.               | ev_mhossf (registers altered by)                                    |  |
| Table 145.               | ev_mhossfaaw (registers altered by)                                 |  |
| Table 140.               | ev_mhossfanw (registers aftered by)                                 |  |
| Table 147.               | ev_mhossiaaw (registers altered by).                                |  |
| Table 140.               | ev_mhossianw (registers aftered by)                                 |  |
| Table 150.               | ev_mhoumf (registers aftered by).                                   |  |
| Table 151.               | ev_mhoumi (registers altered by)                                    |  |
| Table 151.               | ev_mhoumfaaw (registers altered by)                                 |  |
| ,                        |                                                                     |  |

| Table 153.         ev mhoumiaaw (registers altered by).         186           Table 154.         ev mhoumfanw (registers altered by).         186           Table 156.         ev mhousfaaw (registers altered by).         18           Table 157.         ev mhousfaaw (registers altered by).         19           Table 158.         ev mhousfanw (registers altered by).         19           Table 169.         ev mhousfanw (registers altered by).         19           Table 161.         ev mwhsmf (registers altered by).         19           Table 162.         ev mwhsmf (registers altered by).         19           Table 163.         ev mwhsmf (registers altered by).         20           Table 164.         ev mwhumf (registers altered by).         20           Table 165.         ev mwhumf (registers altered by).         20           Table 166.         ev mwhumf (registers altered by).         20           Table 167.         ev mwlssianw (registers altered by).         20           Table 168.         ev mwlssianw (registers altered by).         20           Table 169.         ev mwlssianw (registers altered by).         20           Table 170.         ev mwlminamm (registers altered by).         20           Table 171.         ev mwlminamm (registers altered by).         20                                                                                   |            |                                     |     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------|-----|
| Table 155.         ev_mhoumianw (registers altered by).         18           Table 156.         ev_mhousfaaw (registers altered by).         18           Table 157.         ev_mhousfaaw (registers altered by).         19           Table 158.         ev_mhousfaw (registers altered by).         19           Table 160.         ev_mrack (registers altered by).         19           Table 161.         ev_mwhsmf (registers altered by).         19           Table 162.         ev_mwhsmf (registers altered by).         20           Table 163.         ev_mwhsmf (registers altered by).         20           Table 165.         ev_mwhumf (registers altered by).         20           Table 165.         ev_mwhumf (registers altered by).         20           Table 166.         ev_mwkmiaw (registers altered by).         20           Table 167.         ev_mwlssiaw (registers altered by).         20           Table 168.         ev_mwlssiaw (registers altered by).         20           Table 170.         ev_mwlumiaw (registers altered by).         20           Table 171.         ev_mwlumiaw (registers altered by).         20           Table 172.         ev_mwlumiaw (registers altered by).         20           Table 173.         ev_mwlumiaw (registers altered by).         21                                                                                               | Table 153. | ev_mhoumiaaw (registers altered by) | 185 |
| Table 156         ev_mhousfaaw (registers altered by).         18           Table 157         ev_mhousfaaw (registers altered by).         19           Table 158         ev_mhousfanw (registers altered by).         19           Table 160         ev_mre (registers altered by).         19           Table 161         ev_mwhsmf (registers altered by).         19           Table 162         ev_mwhsmf (registers altered by).         19           Table 163         ev_mwhumf (registers altered by).         20           Table 164         ev_mwhumf (registers altered by).         20           Table 165         ev_mwhumf (registers altered by).         20           Table 166         ev_mwlsmiaaw (registers altered by).         20           Table 167         ev_mwlsmiaaw (registers altered by).         20           Table 167         ev_mwlssiaw (registers altered by).         20           Table 169         ev_mwlumiaw (registers altered by).         20           Table 170         ev_mwlumiaw (registers altered by).         20           Table 171         ev_mwlumiaw (registers altered by).         20           Table 172         ev_mwlumiaw (registers altered by).         20           Table 173         ev_mwlumiaw (registers altered by).         21           Table 175<                                                                                          | Table 154. | ev_mhoumfanw (registers altered by) | 186 |
| Table 157.         ev_mhousiaaw (registers altered by).         197           Table 158.         ev_mhousianw (registers altered by).         198           Table 169.         ev_mhousianw (registers altered by).         199           Table 161.         ev_mwhsmf (registers altered by).         199           Table 162.         ev_mwhsmf (registers altered by).         20           Table 163.         ev_mwhsmf (registers altered by).         20           Table 164.         ev_mwhumir (registers altered by).         20           Table 165.         ev_mwhumir (registers altered by).         20           Table 166.         ev_mwlsmiaaw (registers altered by).         20           Table 167.         ev_mwlsmianw (registers altered by).         20           Table 168.         ev_mwlsmianw (registers altered by).         20           Table 170.         ev_mwlumir (registers altered by).         20           Table 171.         ev_mwlumir (registers altered by).         20           Table 172.         ev_mwlumir (registers altered by).         20           Table 173.         ev_mwlumir (registers altered by).         20           Table 175.         ev_mwsmf (registers altered by).         21           Table 176.         ev_mwsmf (registers altered by).         21                                                                                            | Table 155. | ev_mhoumianw (registers altered by) | 187 |
| Table 158.         ev_mhousianw (registers altered by).         193           Table 159.         ev_mhousianw (registers altered by).         194           Table 161.         ev_mra (registers altered by).         199           Table 162.         ev_mwhsmf (registers altered by).         199           Table 163.         ev_mwhsmf (registers altered by).         200           Table 164.         ev_mwhumf (registers altered by).         200           Table 165.         ev_mwlsmiaaw (registers altered by).         200           Table 166.         ev_mwlsmiaaw (registers altered by).         200           Table 167.         ev_mwlsmiaaw (registers altered by).         200           Table 167.         ev_mwlssiaaw (registers altered by).         200           Table 170.         ev_mwlssiaaw (registers altered by).         200           Table 171.         ev_mwlumiaw (registers altered by).         201           Table 172.         ev_mwlumiaw (registers altered by).         201           Table 173.         ev_mwlumiaw (registers altered by).         201           Table 174.         ev_mwsmi (registers altered by).         211           Table 175.         ev_mwsmi (registers altered by).         212           Table 177.         ev_mwsmi (registers altered by).         213                                                                                | Table 156. | ev_mhousfaaw (registers altered by) | 189 |
| Table 159.         ev_mra (registers altered by).         199           Table 161.         ev_mra (registers altered by).         190           Table 162.         ev_mwhsmf (registers altered by).         193           Table 163.         ev_mwhsmf (registers altered by).         200           Table 163.         ev_mwhumf (registers altered by).         200           Table 166.         ev_mwhumi (registers altered by).         200           Table 167.         ev_mwlsmiaaw (registers altered by).         200           Table 168.         ev_mwlsmianw (registers altered by).         200           Table 169.         ev_mwlsmianw (registers altered by).         200           Table 170.         ev_mwlusianw (registers altered by).         200           Table 171.         ev_mwlusianw (registers altered by).         201           Table 172.         ev_mwlusiaw (registers altered by).         201           Table 173.         ev_mwlusiaw (registers altered by).         201           Table 174.         ev_mwsmif (registers altered by).         211           Table 175.         ev_mwsmif (registers altered by).         211           Table 176.         ev_mwsmif (registers altered by).         211           Table 177.         ev_mwsmif (registers altered by).         215                                                                                        | Table 157. | ev_mhousiaaw (registers altered by) | 191 |
| Table 160.         _ev_mwhsmf (registers altered by).         19f           Table 161.         _ev_mwhsmf (registers altered by).         197           Table 162.         _ev_mwhsmf (registers altered by).         198           Table 163.         _ev_mwhsmf (registers altered by).         200           Table 165.         _ev_mwhumf (registers altered by).         200           Table 166.         _ev_mwismiaaw (registers altered by).         200           Table 168.         _ev_mwismianw (registers altered by).         200           Table 168.         _ev_mwismianw (registers altered by).         200           Table 169.         _ev_mwismianw (registers altered by).         200           Table 170.         _ev_mwimim (registers altered by).         200           Table 171.         _ev_mwiminaw (registers altered by).         201           Table 172.         _ev_mwiminaw (registers altered by).         201           Table 173.         _ev_mwsmf (registers altered by).         201           Table 174.         _ev_mwsmf (registers altered by).         211           Table 175.         _ev_mwsmf (registers altered by).         211           Table 176.         _ev_mwsmf (registers altered by).         212           Table 177.         _ev_mwsmf (registers altered by).         215                                                                         | Table 158. | ev_mhousfanw (registers altered by) | 193 |
| Table 161.         ev_mwhsmf (registers altered by).         197           Table 162.         ev_mwhsmf (registers altered by).         198           Table 163.         ev_mwhssf (registers altered by).         200           Table 164.         ev_mwhumf (registers altered by).         207           Table 165.         ev_mwhumi (registers altered by).         207           Table 166.         ev_mwlssiaaw (registers altered by).         200           Table 168.         ev_mwlssianw (registers altered by).         200           Table 169.         ev_mwlssianw (registers altered by).         200           Table 170.         ev_mwlumiaaw (registers altered by).         200           Table 171.         ev_mwlumiaaw (registers altered by).         200           Table 172.         ev_mwlusiaaw (registers altered by).         201           Table 173.         ev_mwlusianw (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         211           Table 176.         ev_mwsmf (registers altered by).         212           Table 177.         ev_mwsmf (registers altered by).         213           Table 178.         ev_mwsmf (registers altered by).         215           Table 179.         ev_mwsmira (registers altered by).         215                                                                                   | Table 159. | ev_mhousianw (registers altered by) | 195 |
| Table 161.         ev_mwhsmf (registers altered by).         197           Table 162.         ev_mwhsmf (registers altered by).         198           Table 163.         ev_mwhssf (registers altered by).         200           Table 164.         ev_mwhumf (registers altered by).         207           Table 165.         ev_mwhumi (registers altered by).         207           Table 166.         ev_mwlssiaaw (registers altered by).         200           Table 168.         ev_mwlssianw (registers altered by).         200           Table 169.         ev_mwlssianw (registers altered by).         200           Table 170.         ev_mwlumiaaw (registers altered by).         200           Table 171.         ev_mwlumiaaw (registers altered by).         200           Table 172.         ev_mwlusiaaw (registers altered by).         201           Table 173.         ev_mwlusianw (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         211           Table 176.         ev_mwsmf (registers altered by).         212           Table 177.         ev_mwsmf (registers altered by).         213           Table 178.         ev_mwsmf (registers altered by).         215           Table 179.         ev_mwsmira (registers altered by).         215                                                                                   | Table 160. | · ·                                 |     |
| Table 162         ev_mwhssif (registers altered by).         198           Table 164.         ev_mwhssif (registers altered by).         200           Table 165.         ev_mwhumf (registers altered by).         200           Table 166.         ev_mwhumia (registers altered by).         200           Table 167.         ev_mwismiaaw (registers altered by).         200           Table 168.         ev_mwissiaaw (registers altered by).         200           Table 169.         ev_mwissiaaw (registers altered by).         200           Table 170.         ev_mwilmiamw (registers altered by).         200           Table 171.         ev_mwlumianw (registers altered by).         200           Table 172.         ev_mwlumiaaw (registers altered by).         201           Table 173.         ev_mwisiaw (registers altered by).         201           Table 174.         ev_mwsmif (registers altered by).         211           Table 175.         ev_mwsmif (registers altered by).         212           Table 177.         ev_mwsmifa (registers altered by).         212           Table 178.         ev_mwsmifa (registers altered by).         213           Table 179.         ev_mwsmifa (registers altered by).         214           Table 180.         ev_mwsmifa (registers altered by).         215 </td <td>Table 161.</td> <td></td> <td></td>                               | Table 161. |                                     |     |
| Table 163.         _ev_mwhumf (registers altered by).         200           Table 164.         _ev_mwhumf (registers altered by).         200           Table 165.         _ev_mwhumi (registers altered by).         200           Table 166.         _ev_mwlsmiaaw (registers altered by).         200           Table 167.         _ev_mwlssiaaw (registers altered by).         200           Table 169.         _ev_mwlumi (registers altered by).         200           Table 170.         _ev_mwlumia (registers altered by).         201           Table 171.         _ev_mwlumiaaw (registers altered by).         201           Table 172.         _ev_mwlusiaaw (registers altered by).         201           Table 173.         _ev_mwlusianw (registers altered by).         201           Table 175.         _ev_mwsmf (registers altered by).         211           Table 176.         _ev_mwsmf (registers altered by).         212           Table 177.         _ev_mwsmfaa (registers altered by).         213           Table 178.         _ev_mwsmfaa (registers altered by).         214           Table 179.         _ev_mwsmiaa (registers altered by).         214           Table 180.         _ev_mwsmiaa (registers altered by).         214           Table 181.         _ev_mwsmfaa (registers altered by).         215<                                                                | Table 162. | t <del>e</del>                      |     |
| Table 165.         ev_mwhumi (registers altered by).         202           Table 166.         ev_mwlsmianw (registers altered by).         203           Table 167.         ev_mwlsmianw (registers altered by).         204           Table 168.         ev_mwlssiaaw (registers altered by).         205           Table 170.         ev_mwlumi (registers altered by).         206           Table 171.         ev_mwlumiaaw (registers altered by).         206           Table 173.         ev_mwlusiaaw (registers altered by).         206           Table 173.         ev_mwlusiaw (registers altered by).         210           Table 174.         ev_mwlusiaw (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         211           Table 176.         ev_mwsmf (registers altered by).         212           Table 177.         ev_mwsmfa (registers altered by).         213           Table 178.         ev_mwsmfa (registers altered by).         214           Table 179.         ev_mwsmia (registers altered by).         215           Table 181.         ev_mwsmia (registers altered by).         216           Table 182.         ev_mwsmia (registers altered by).         215           Table 183.         ev_mwsfa (registers altered by).         226      <                                                                              | Table 163. | ev_mwhssf (registers altered by)    | 200 |
| Table 166.         ev_mwlsmiaaw (registers altered by).         200           Table 167.         ev_mwlsmianw (registers altered by).         200           Table 168.         ev_mwlssiaaw (registers altered by).         200           Table 169.         ev_mwlssianw (registers altered by).         200           Table 171.         ev_mwlumiaaw (registers altered by).         200           Table 172.         ev_mwlumiaaw (registers altered by).         201           Table 173.         ev_mwlusiaaw (registers altered by).         201           Table 174.         ev_mwsmf (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         212           Table 176.         ev_mwsmfaa (registers altered by).         212           Table 177.         ev_mwsmfan (registers altered by).         214           Table 179.         ev_mwsmfan (registers altered by).         214           Table 180.         ev_mwsmiaa (registers altered by).         215           Table 181.         ev_mwsmfan (registers altered by).         216           Table 183.         ev_mwsfan (registers altered by).         221           Table 186.         ev_mwsfan (registers altered by).         222           Table 187.         ev_mwumia (registers altered by).         222 <td>Table 164.</td> <td>ev_mwhumf (registers altered by)</td> <td> 201</td> | Table 164. | ev_mwhumf (registers altered by)    | 201 |
| Table 167.         ev_mwlsmianw (registers altered by).         20           Table 168.         ev_mwlssianw (registers altered by).         20           Table 169.         ev_mwlssianw (registers altered by).         20           Table 170.         ev_mwlumianw (registers altered by).         20           Table 171.         ev_mwlumianw (registers altered by).         20           Table 172.         ev_mwlusianw (registers altered by).         20           Table 173.         ev_mwlusianw (registers altered by).         21           Table 174.         ev_mwlusianw (registers altered by).         21           Table 175.         ev_mwsmf (registers altered by).         21           Table 177.         ev_mwsmfa (registers altered by).         21           Table 178.         ev_mwsmfa (registers altered by).         21           Table 179.         ev_mwsmi (registers altered by).         21           Table 180.         ev_mwsmi (registers altered by).         21           Table 181.         ev_mwsmian (registers altered by).         21           Table 182.         ev_mwssfa (registers altered by).         21           Table 183.         ev_mwssfa (registers altered by).         22           Table 184.         ev_mwssfa (registers altered by).         22                                                                                                | Table 165. | ev_mwhumi (registers altered by)    | 202 |
| Table 167.         ev_mwlsmianw (registers altered by).         20           Table 168.         ev_mwlssianw (registers altered by).         20           Table 169.         ev_mwlssianw (registers altered by).         20           Table 170.         ev_mwlumianw (registers altered by).         20           Table 171.         ev_mwlumianw (registers altered by).         20           Table 172.         ev_mwlusianw (registers altered by).         20           Table 173.         ev_mwlusianw (registers altered by).         21           Table 174.         ev_mwlusianw (registers altered by).         21           Table 175.         ev_mwsmf (registers altered by).         21           Table 177.         ev_mwsmfa (registers altered by).         21           Table 178.         ev_mwsmfa (registers altered by).         21           Table 179.         ev_mwsmi (registers altered by).         21           Table 180.         ev_mwsmi (registers altered by).         21           Table 181.         ev_mwsmian (registers altered by).         21           Table 182.         ev_mwssfa (registers altered by).         21           Table 183.         ev_mwssfa (registers altered by).         22           Table 184.         ev_mwssfa (registers altered by).         22                                                                                                | Table 166. | ev_mwlsmiaaw (registers altered by) | 203 |
| Table 168         ev_mwlssiaaw (registers altered by).         205           Table 169         ev_mwlssianw (registers altered by).         206           Table 170         ev_mwlumi (registers altered by).         207           Table 171         ev_mwlumiaaw (registers altered by).         208           Table 173         ev_mwlusiaaw (registers altered by).         201           Table 173         ev_mwlusiaaw (registers altered by).         211           Table 175         ev_mwsmf (registers altered by).         212           Table 175         ev_mwsmf (registers altered by).         212           Table 176         ev_mwsmfa (registers altered by).         214           Table 178         ev_mwsmfa (registers altered by).         214           Table 179         ev_mwsmia (registers altered by).         215           Table 180         ev_mwsmia (registers altered by).         216           Table 181         ev_mwsmia (registers altered by).         217           Table 182         ev_mwsf (registers altered by).         218           Table 183         ev_mwsfa (registers altered by).         226           Table 184         ev_mwumia (registers altered by).         222           Table 185         ev_mwumia (registers altered by).         222           Table 1                                                                                          | Table 167. | · · ·                               |     |
| Table 169.         ev_mwlssianw (registers altered by).         206           Table 170.         ev_mwlumi (registers altered by).         207           Table 171.         ev_mwlumianw (registers altered by).         208           Table 172.         ev_mwlumianw (registers altered by).         208           Table 173.         ev_mwlusiaaw (registers altered by).         211           Table 174.         ev_mwsmf (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         212           Table 176.         ev_mwsmf (registers altered by).         212           Table 177.         ev_mwsmfa (registers altered by).         214           Table 178.         ev_mwsmfa (registers altered by).         214           Table 179.         ev_mwsmia (registers altered by).         214           Table 180.         ev_mwsmiaa (registers altered by).         214           Table 181.         ev_mwssfa (registers altered by).         215           Table 183.         ev_mwssfa (registers altered by).         226           Table 184.         ev_mwsmia (registers altered by).         222           Table 185.         ev_mwumia (registers altered by).         222           Table 188.         ev_mumia (registers altered by).         222                                                                                            | Table 168. |                                     |     |
| Table 170.         ev_mwlumi (registers altered by).         207           Table 171.         ev_mwlumiaaw (registers altered by).         208           Table 172.         ev_mwlusiaaw (registers altered by).         201           Table 173.         ev_mwlusiaaw (registers altered by).         211           Table 174.         ev_mwsmf (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         212           Table 176.         ev_mwsmf (registers altered by).         213           Table 177.         ev_mwsmfaa (registers altered by).         214           Table 178.         ev_mwsmfaa (registers altered by).         215           Table 179.         ev_mwsmfaa (registers altered by).         216           Table 181.         ev_mwsmiaa (registers altered by).         216           Table 182.         ev_mwsmfaa (registers altered by).         217           Table 183.         ev_mwssfaa (registers altered by).         226           Table 184.         ev_mwssfaa (registers altered by).         222           Table 185.         ev_mwumiaa (registers altered by).         222           Table 187.         ev_mwumiaa (registers altered by).         222           Table 188.         ev_nor (registers altered by).         226                                                                                         | Table 169. | ` <del>'</del>                      |     |
| Table 171.         _ev_mwlumiaaw (registers altered by).         206           Table 173.         _ev_mwlumianw (registers altered by).         205           Table 174.         _ev_mwlusiaaw (registers altered by).         211           Table 175.         _ev_mwsmf (registers altered by).         211           Table 176.         _ev_mwsmf (registers altered by).         212           Table 177.         _ev_mwsmf (registers altered by).         213           Table 178.         _ev_mwsmfan (registers altered by).         214           Table 179.         _ev_mwsmfan (registers altered by).         214           Table 180.         _ev_mwsmian (registers altered by).         216           Table 181.         _ev_mwssfa (registers altered by).         216           Table 182.         _ev_mwssfa (registers altered by).         216           Table 183.         _ev_mwssfan (registers altered by).         226           Table 185.         _ev_mwsfan (registers altered by).         222           Table 186.         _ev_mwumian (registers altered by).         222           Table 189.         _ev_mwumian (registers altered by).         222           Table 199.         _ev_nor (registers altered by).         222           Table 199.         _ev_nor (registers altered by).         223 <td>Table 170.</td> <td></td> <td></td>                                      | Table 170. |                                     |     |
| Table 172.         ev_mwlumianw (registers altered by).         203           Table 173.         ev_mwlusiaaw (registers altered by).         211           Table 174.         ev_mwlusianw (registers altered by).         211           Table 175.         ev_mwsmf (registers altered by).         212           Table 176.         ev_mwsmf (registers altered by).         212           Table 177.         ev_mwsmfax (registers altered by).         215           Table 178.         ev_mwsmfax (registers altered by).         215           Table 179.         ev_mwsmiax (registers altered by).         216           Table 180.         ev_mwsmiax (registers altered by).         217           Table 181.         ev_mwsmiax (registers altered by).         216           Table 182.         ev_mwssif (registers altered by).         217           Table 183.         ev_mwssifax (registers altered by).         222           Table 184.         ev_mwumix (registers altered by).         222           Table 185.         ev_mwumix (registers altered by).         222           Table 186.         ev_mwumix (registers altered by).         222           Table 187.         ev_next (registers altered by).         222           Table 188.         ev_next (registers altered by).         225                                                                                           | Table 171. |                                     |     |
| Table 173.         _ev_mwlusiaaw (registers altered by).         210           Table 174.         _ev_mwlusianw (registers altered by).         211           Table 175.         _ev_mwsmf (registers altered by).         212           Table 176.         _ev_mwsmf (registers altered by).         213           Table 177.         _ev_mwsmfaa (registers altered by).         214           Table 178.         _ev_mwsmfaa (registers altered by).         215           Table 179.         _ev_mwsmia (registers altered by).         215           Table 180.         _ev_mwsmiaa (registers altered by).         216           Table 181.         _ev_mwsmiaa (registers altered by).         217           Table 182.         _ev_mwssfaa (registers altered by).         218           Table 183.         _ev_mwssfaa (registers altered by).         222           Table 184.         _ev_mwsifaa (registers altered by).         222           Table 185.         _ev_mwumiaa (registers altered by).         222           Table 186.         _ev_mwumiaa (registers altered by).         222           Table 187.         _ev_mwumiaa (registers altered by).         222           Table 188.         _ev_nad (registers altered by).         225           Table 199.         _ev_nor (registers altered by).         226 </td <td>Table 172.</td> <td></td> <td></td>                               | Table 172. |                                     |     |
| Table 174.       _ev_mwlsianw (registers altered by).       21         Table 175.       _ev_mwsmf (registers altered by).       211         Table 176.       _ev_mwsmf (registers altered by).       212         Table 177.       _ev_mwsmfaa (registers altered by).       213         Table 178.       _ev_mwsmfaa (registers altered by).       214         Table 179.       _ev_mwsmia (registers altered by).       215         Table 180.       _ev_mwsmiaa (registers altered by).       216         Table 181.       _ev_mwsmiaa (registers altered by).       217         Table 182.       _ev_mwssfaa (registers altered by).       226         Table 183.       _ev_mwssfaa (registers altered by).       222         Table 184.       _ev_mwumi (registers altered by).       222         Table 185.       _ev_mwumiaa (registers altered by).       222         Table 186.       _ev_mwumiaa (registers altered by).       222         Table 187.       _ev_mwumiaa (registers altered by).       226         Table 188.       _ev_nor (registers altered by).       226         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_orc (registers altered by).       236         Table 192.       _ev_orc (registers altered by).       237 <td>Table 173.</td> <td></td> <td></td>                                                                               | Table 173. |                                     |     |
| Table 175.       ev_mwsmf (registers altered by).       212         Table 176.       ev_mwsmf (registers altered by).       211         Table 177.       ev_mwsmfan (registers altered by).       213         Table 178.       ev_mwsmfan (registers altered by).       214         Table 179.       ev_mwsmin (registers altered by).       215         Table 180.       ev_mwsmian (registers altered by).       216         Table 181.       ev_mwsmian (registers altered by).       217         Table 182.       ev_mwsmian (registers altered by).       218         Table 183.       ev_mwssfan (registers altered by).       220         Table 184.       ev_mwsmian (registers altered by).       222         Table 185.       ev_mwumin (registers altered by).       222         Table 186.       ev_mwumian (registers altered by).       222         Table 187.       ev_mwumian (registers altered by).       226         Table 188.       ev_nand (registers altered by).       226         Table 190.       ev_nor (registers altered by).       226         Table 191.       ev_or (registers altered by).       226         Table 192.       ev_or (registers altered by).       23         Table 193.       ev_riw (registers altered by).       23                                                                                                                                               | Table 174. |                                     |     |
| Table 176.       _ev_mwsmfa (registers altered by).       212         Table 177.       _ev_mwsmfaa (registers altered by).       213         Table 178.       _ev_mwsmfan (registers altered by).       214         Table 179.       _ev_mwsmian (registers altered by).       215         Table 180.       _ev_mwsmian (registers altered by).       216         Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfan (registers altered by).       220         Table 184.       _ev_mwssfan (registers altered by).       222         Table 185.       _ev_mwumia (registers altered by).       222         Table 186.       _ev_mwumian (registers altered by).       222         Table 188.       _ev_nand (registers altered by).       225         Table 189.       _ev_nor (registers altered by).       226         Table 190.       _ev_nor (registers altered by).       225         Table 191.       _ev_or (registers altered by).       226         Table 192.       _ev_or (registers altered by).       236         Table 193.       _ev_riw (registers altered by).       236         Table 194.       _ev_riw (registers altered by).       237 <td></td> <td></td> <td></td>                                                                                                   |            |                                     |     |
| Table 177.       _ev_mwsmfaa (registers altered by).       213         Table 178.       _ev_mwsmfan (registers altered by).       214         Table 179.       _ev_mwsmi (registers altered by).       215         Table 180.       _ev_mwsmiaa (registers altered by).       216         Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfaa (registers altered by).       222         Table 184.       _ev_mwumi (registers altered by).       222         Table 185.       _ev_mwumi (registers altered by).       223         Table 186.       _ev_mwumiaa (registers altered by).       222         Table 187.       _ev_mwumian (registers altered by).       222         Table 188.       _ev_nand (registers altered by).       225         Table 199.       _ev_nor (registers altered by).       226         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       236         Table 192.       _ev_or (registers altered by).       233         Table 193.       _ev_riw (registers altered by).       233         Table 194.       _ev_riw (registers altered by).       233                                                                                                                                     |            |                                     |     |
| Table 178.       _ev_mwsmfan (registers altered by).       214         Table 179.       _ev_mwsmi (registers altered by).       215         Table 180.       _ev_mwsmiaa (registers altered by).       216         Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfan (registers altered by).       220         Table 184.       _ev_mwssfan (registers altered by).       222         Table 185.       _ev_mwumia (registers altered by).       222         Table 186.       _ev_mwumian (registers altered by).       222         Table 187.       _ev_mumian (registers altered by).       225         Table 188.       _ev_nand (registers altered by).       226         Table 189.       _ev_nor (registers altered by).       226         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       226         Table 192.       _ev_or (registers altered by).       23         Table 193.       _ev_rlw (registers altered by).       23         Table 194.       _ev_rlw (registers altered by).       23         Table 195.       _ev_rndw (registers altered by).       23 <t< td=""><td></td><td></td><td></td></t<>                                                                                               |            |                                     |     |
| Table 179.       _ev_mwsmi (registers altered by).       215         Table 180.       _ev_mwsmiaa (registers altered by).       216         Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfaa (registers altered by).       226         Table 184.       _ev_mwssfan (registers altered by).       222         Table 185.       _ev_mwumia (registers altered by).       223         Table 186.       _ev_mwumian (registers altered by).       224         Table 187.       _ev_mwumian (registers altered by).       225         Table 188.       _ev_neg (registers altered by).       226         Table 189.       _ev_neg (registers altered by).       227         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       236         Table 192.       _ev_or (registers altered by).       233         Table 193.       _ev_riw (registers altered by).       233         Table 194.       _ev_riw (registers altered by).       233         Table 195.       _ev_riw (registers altered by).       233         Table 196.       _ev_select_fs_eq (registers altered by).       236 <td></td> <td>· ·</td> <td></td>                                                                                                 |            | · ·                                 |     |
| Table 180.       _ev_mwsmiaa (registers altered by).       216         Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfaa (registers altered by).       220         Table 184.       _ev_mwsmiaa (registers altered by).       222         Table 185.       _ev_mwumia (registers altered by).       222         Table 186.       _ev_mwumiaa (registers altered by).       222         Table 187.       _ev_mwumian (registers altered by).       225         Table 188.       _ev_neg (registers altered by).       226         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       226         Table 192.       _ev_or (registers altered by).       226         Table 193.       _ev_rlw (registers altered by).       23         Table 194.       _ev_rlw (registers altered by).       23         Table 195.       _ev_rmdw (registers altered by).       23         Table 196.       _ev_select_fs_eq (registers altered by).       23         Table 197.       _ev_select_fs_gt (registers altered by).       23         Table 198.       _ev_select_fs_tt (registers altered by).       23 <td></td> <td></td> <td></td>                                                                                         |            |                                     |     |
| Table 181.       _ev_mwsmian (registers altered by).       217         Table 182.       _ev_mwssf (registers altered by).       218         Table 183.       _ev_mwssfan (registers altered by).       220         Table 184.       _ev_mwssfan (registers altered by).       222         Table 185.       _ev_mwumi (registers altered by).       223         Table 186.       _ev_mwumian (registers altered by).       224         Table 187.       _ev_mumian (registers altered by).       225         Table 188.       _ev_nand (registers altered by).       226         Table 189.       _ev_neg (registers altered by).       227         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       226         Table 192.       _ev_or (registers altered by).       230         Table 193.       _ev_rlw (registers altered by).       23         Table 194.       _ev_rlw (registers altered by).       23         Table 195.       _ev_rndw (registers altered by).       23         Table 196.       _ev_select_fs_eq (registers altered by).       23         Table 197.       _ev_select_fs_eq (registers altered by).       23         Table 199.       _ev_select_fs_tt (registers altered by).       23                                                                                                                            |            |                                     |     |
| Table 182ev_mwssf (registers altered by).       216         Table 183ev_mwssfaa (registers altered by).       220         Table 184ev_mwssfan (registers altered by).       222         Table 185ev_mwumi (registers altered by).       223         Table 186ev_mwumian (registers altered by).       224         Table 187ev_mwumian (registers altered by).       225         Table 188ev_nand (registers altered by).       226         Table 189ev_neg (registers altered by).       227         Table 190ev_nor (registers altered by).       228         Table 191ev_or (registers altered by).       229         Table 192ev_orc (registers altered by).       230         Table 193ev_rlw (registers altered by).       230         Table 194ev_rlw (registers altered by).       232         Table 195ev_rndw (registers altered by).       233         Table 196ev_select_eq (registers altered by).       234         Table 197ev_select_fs_eq (registers altered by).       235         Table 199ev_select_fs_eq (registers altered by).       236         Table 199ev_select_fs_tk (registers altered by).       236         Table 200ev_select_fs_tk (registers altered by).       236         Table 201ev_select_fs_tkt_q (registers altered by).       236                                                                                                                                           |            | , <del>e</del>                      |     |
| Table 183ev_mwssfaa (registers altered by).       220         Table 184ev_mwssfan (registers altered by).       222         Table 185ev_mwumi (registers altered by).       223         Table 186ev_mwumiaa (registers altered by).       224         Table 187ev_mwumian (registers altered by).       225         Table 188ev_nand (registers altered by).       226         Table 189ev_neg (registers altered by).       227         Table 190ev_nor (registers altered by).       228         Table 191ev_or (registers altered by).       226         Table 192ev_orc (registers altered by).       230         Table 193ev_rlw (registers altered by).       231         Table 194ev_rlw (registers altered by).       233         Table 195ev_rndw (registers altered by).       233         Table 196ev_select_eq (registers altered by).       233         Table 197ev_select_fs_eq (registers altered by).       234         Table 198ev_select_fs_eq (registers altered by).       235         Table 199ev_select_fs_tf (registers altered by).       236         Table 200ev_select_fs_tst_eq (registers altered by).       236         Table 201ev_select_fs_tst_eq (registers altered by).       236         Table 202ev_select_fs_tst_eq (registers altered by).       236                                                                                                                           |            |                                     |     |
| Table 184.       _ev_mwssfan (registers altered by).       222         Table 185.       _ev_mwumi (registers altered by).       223         Table 186.       _ev_mwumiaa (registers altered by).       224         Table 187.       _ev_mwumian (registers altered by).       225         Table 188.       _ev_nand (registers altered by).       226         Table 189.       _ev_neg (registers altered by).       227         Table 190.       _ev_nor (registers altered by).       228         Table 191.       _ev_or (registers altered by).       226         Table 192.       _ev_or (registers altered by).       230         Table 193.       _ev_rlw (registers altered by).       231         Table 194.       _ev_rlw (registers altered by).       233         Table 195.       _ev_rndw (registers altered by).       233         Table 196.       _ev_select_eq (registers altered by).       234         Table 197.       _ev_select_fs_eq (registers altered by).       236         Table 198.       _ev_select_fs_gt (registers altered by).       236         Table 199.       _ev_select_fs_lt (registers altered by).       236         Table 200.       _ev_select_fs_tst_eq (registers altered by).       236         Table 201.       _ev_select_fs_tst_eq (registers altered by                                                                                                           |            |                                     |     |
| Table 185.       _ev_mwumi (registers altered by).       223         Table 186.       _ev_mwumiaa (registers altered by).       224         Table 187.       _ev_mwumian (registers altered by).       225         Table 188.       _ev_nand (registers altered by).       225         Table 189.       _ev_neg (registers altered by).       225         Table 190.       _ev_nor (registers altered by).       226         Table 191.       _ev_or (registers altered by).       225         Table 192.       _ev_or (registers altered by).       230         Table 193.       _ev_rlw (registers altered by).       23         Table 194.       _ev_rlw (registers altered by).       23         Table 195.       _ev_rndw (registers altered by).       23         Table 196.       _ev_select_eq (registers altered by).       23         Table 197.       _ev_select_fs_eq (registers altered by).       23         Table 198.       _ev_select_fs_gt (registers altered by).       23         Table 199.       _ev_select_fs_tst_eq (registers altered by).       23         Table 200.       _ev_select_fs_tst_eq (registers altered by).       23         Table 201.       _ev_select_fs_tst_eq (registers altered by).       23         Table 202.       _ev_select_fs_tst_l (registers altered                                                                                                           |            |                                     |     |
| Table 186ev_mwumiaa (registers altered by)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                     |     |
| Table 187ev_mwumian (registers altered by).225Table 188ev_nand (registers altered by).226Table 189ev_neg (registers altered by).227Table 190ev_nor (registers altered by).228Table 191ev_or (registers altered by).236Table 192ev_orc (registers altered by).237Table 193ev_rlw (registers altered by).237Table 194ev_rlwi (registers altered by).236Table 195ev_rndw (registers altered by).236Table 196ev_select_eq (registers altered by).236Table 197ev_select_fs_eq (registers altered by).236Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).236Table 200ev_select_fs_tst_eq (registers altered by).236Table 201ev_select_fs_tst_gt (registers altered by).236Table 202ev_select_fs_tst_lt (registers altered by).236Table 203ev_select_fs_tst_lt (registers altered by).236Table 203ev_select_fs_tst_lt (registers altered by).246Table 203ev_select_fs_tst_lt (registers altered by).246Table 203ev_select_fs_tst_lt (registers altered by).247                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                     |     |
| Table 188ev_nand (registers altered by).226Table 189ev_neg (registers altered by).227Table 190ev_nor (registers altered by).228Table 191ev_or (registers altered by).229Table 192ev_orc (registers altered by).230Table 193ev_rlw (registers altered by).231Table 194ev_rlwi (registers altered by).232Table 195ev_rndw (registers altered by).233Table 196ev_select_eq (registers altered by).234Table 197ev_select_fs_eq (registers altered by).235Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).236Table 200ev_select_fs_tst_eq (registers altered by).236Table 201ev_select_fs_tst_gt (registers altered by).236Table 202ev_select_fs_tst_lt (registers altered by).236Table 203ev_select_fs_tst_lt (registers altered by).240Table 203ev_select_gts (registers altered by).240Table 203ev_select_gts (registers altered by).240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            | · ·                                 |     |
| Table 189ev_neg (registers altered by).       227         Table 190ev_nor (registers altered by).       228         Table 191ev_or (registers altered by).       229         Table 192ev_orc (registers altered by).       230         Table 193ev_rlw (registers altered by).       231         Table 194ev_rlw (registers altered by).       232         Table 195ev_rndw (registers altered by).       233         Table 196ev_select_eq (registers altered by).       234         Table 197ev_select_fs_eq (registers altered by).       235         Table 198ev_select_fs_gt (registers altered by).       236         Table 199ev_select_fs_lt (registers altered by).       236         Table 200ev_select_fs_tst_eq (registers altered by).       236         Table 201ev_select_fs_tst_gt (registers altered by).       236         Table 202ev_select_fs_tst_lt (registers altered by).       236         Table 203ev_select_gts (registers altered by).       246         Table 203ev_select_gts (registers altered by).       246         Table 203ev_select_gts (registers altered by).       247                                                                                                                                                                                                                                                                                                       |            |                                     |     |
| Table 190ev_nor (registers altered by).       226         Table 191ev_or (registers altered by).       226         Table 192ev_orc (registers altered by).       230         Table 193ev_rlw (registers altered by).       231         Table 194ev_rlwi (registers altered by).       232         Table 195ev_rndw (registers altered by).       233         Table 196ev_select_eq (registers altered by).       234         Table 197ev_select_fs_eq (registers altered by).       235         Table 198ev_select_fs_gt (registers altered by).       236         Table 199ev_select_fs_lt (registers altered by).       236         Table 200ev_select_fs_tst_eq (registers altered by).       236         Table 201ev_select_fs_tst_gt (registers altered by).       236         Table 202ev_select_fs_tst_lt (registers altered by).       236         Table 203ev_select_fs_tst_lt (registers altered by).       246         Table 203ev_select_gts (registers altered by).       246         Table 203ev_select_gts (registers altered by).       247          Table 203ev_select_gts (registers altered by).       246          Table 203ev_select_gts (registers altered by).       247          Table 203ev_select_gts (registers altered by).       246          Table 203ev                                                                                                                               |            |                                     |     |
| Table 191ev_or (registers altered by).       229         Table 192ev_orc (registers altered by).       230         Table 193ev_rlw (registers altered by).       231         Table 194ev_rlwi (registers altered by).       232         Table 195ev_rndw (registers altered by).       233         Table 196ev_select_eq (registers altered by).       234         Table 197ev_select_fs_eq (registers altered by).       235         Table 198ev_select_fs_gt (registers altered by).       236         Table 199ev_select_fs_lt (registers altered by).       236         Table 200ev_select_fs_tst_eq (registers altered by).       236         Table 201ev_select_fs_tst_gt (registers altered by).       236         Table 202ev_select_fs_tst_lt (registers altered by).       236         Table 203ev_select_gts (registers altered by).       236         Table 203ev_select_gts (registers altered by).       246         Table 203ev_select_gts (registers altered by).       246                                                                                                                                                                                                                                                                                                                                                                                                                          |            |                                     |     |
| Table 192ev_orc (registers altered by).230Table 193ev_rlw (registers altered by).231Table 194ev_rlwi (registers altered by).232Table 195ev_rndw (registers altered by).233Table 196ev_select_eq (registers altered by).234Table 197ev_select_fs_eq (registers altered by).235Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).237Table 200ev_select_fs_tst_eq (registers altered by).236Table 201ev_select_fs_tst_gt (registers altered by).236Table 202ev_select_fs_tst_lt (registers altered by).236Table 203ev_select_gts (registers altered by).246Table 203ev_select_gts (registers altered by).247                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Table 191. |                                     |     |
| Table 193.       _ev_rlw (registers altered by).       23°         Table 194.       _ev_rlwi (registers altered by).       23°         Table 195.       _ev_rndw (registers altered by).       23°         Table 196.       _ev_select_eq (registers altered by).       23°         Table 197.       _ev_select_fs_eq (registers altered by).       23°         Table 198.       _ev_select_fs_gt (registers altered by).       23°         Table 199.       _ev_select_fs_lt (registers altered by).       23°         Table 200.       _ev_select_fs_tst_eq (registers altered by).       23°         Table 201.       _ev_select_fs_tst_gt (registers altered by).       23°         Table 202.       _ev_select_fs_tst_lt (registers altered by).       24°         Table 203.       _ev_select_gts (registers altered by).       24°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Table 192. |                                     |     |
| Table 194.       _ev_rlwi (registers altered by).       232         Table 195.       _ev_rndw (registers altered by).       233         Table 196.       _ev_select_eq (registers altered by).       234         Table 197.       _ev_select_fs_eq (registers altered by).       235         Table 198.       _ev_select_fs_gt (registers altered by).       236         Table 199.       _ev_select_fs_lt (registers altered by).       237         Table 200.       _ev_select_fs_tst_eq (registers altered by).       236         Table 201.       _ev_select_fs_tst_gt (registers altered by).       236         Table 202.       _ev_select_fs_tst_lt (registers altered by).       246         Table 203.       _ev_select_gts (registers altered by).       247                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |                                     |     |
| Table 195ev_rndw (registers altered by).233Table 196ev_select_eq (registers altered by).234Table 197ev_select_fs_eq (registers altered by).235Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).237Table 200ev_select_fs_tst_eq (registers altered by).238Table 201ev_select_fs_tst_gt (registers altered by).238Table 202ev_select_fs_tst_lt (registers altered by).239Table 203ev_select_gts (registers altered by).240Table 203ev_select_gts (registers altered by).240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |                                     |     |
| Table 196ev_select_eq (registers altered by).234Table 197ev_select_fs_eq (registers altered by).235Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).237Table 200ev_select_fs_tst_eq (registers altered by).238Table 201ev_select_fs_tst_gt (registers altered by).238Table 202ev_select_fs_tst_lt (registers altered by).240Table 203ev_select_gts (registers altered by).240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |                                     |     |
| Table 197ev_select_fs_eq (registers altered by).236Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).237Table 200ev_select_fs_tst_eq (registers altered by).238Table 201ev_select_fs_tst_gt (registers altered by).238Table 202ev_select_fs_tst_lt (registers altered by).240Table 203ev_select_gts (registers altered by).240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Table 196. |                                     |     |
| Table 198ev_select_fs_gt (registers altered by).236Table 199ev_select_fs_lt (registers altered by).237Table 200ev_select_fs_tst_eq (registers altered by).238Table 201ev_select_fs_tst_gt (registers altered by).238Table 202ev_select_fs_tst_lt (registers altered by).240Table 203ev_select_gts (registers altered by).240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |                                     |     |
| Table 199.       _ev_select_fs_lt (registers altered by).       237         Table 200.       _ev_select_fs_tst_eq (registers altered by).       238         Table 201.       _ev_select_fs_tst_gt (registers altered by).       239         Table 202.       _ev_select_fs_tst_lt (registers altered by).       240         Table 203.       _ev_select_gts (registers altered by).       240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                                     |     |
| Table 200.       _ev_select_fs_tst_eq (registers altered by).       238         Table 201.       _ev_select_fs_tst_gt (registers altered by).       239         Table 202.       _ev_select_fs_tst_lt (registers altered by).       240         Table 203.       _ev_select_gts (registers altered by).       240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |                                     |     |
| Table 201.      ev_select_fs_tst_gt (registers altered by).       239         Table 202.      ev_select_fs_tst_lt (registers altered by).       240         Table 203.      ev_select_gts (registers altered by).       240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |                                     |     |
| Table 202ev_select_fs_tst_lt (registers altered by)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                     |     |
| Table 203ev_select_gts (registers altered by)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                                     |     |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                                     |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Table 204. |                                     |     |

PM0045 List of tables

| Table 205. | ev_select_lts (registers altered by)      | 243 |
|------------|-------------------------------------------|-----|
| Table 206. | ev_select_ltu (registers altered by)      |     |
| Table 207. | ev_slw (registers altered by)             | 245 |
| Table 208. | ev_slwi (registers altered by)            | 246 |
| Table 209. | ev_splatfi (registers altered by)         | 247 |
| Table 210. | ev_splati (registers altered by)          | 248 |
| Table 211. | ev_srwis (registers altered by)           | 249 |
| Table 212. | ev_srwiu (registers altered by)           | 250 |
| Table 213. | ev_srws (registers altered by)            | 251 |
| Table 214. | ev_srwu (registers altered by)            | 252 |
| Table 215. | ev_stdd (registers altered by)            | 253 |
| Table 216. | ev_stddx (registers altered by)           | 254 |
| Table 217. | ev_stdh (registers altered by)            | 255 |
| Table 218. | ev_stdhx (registers altered by)           | 256 |
| Table 219. | ev_stdw (registers altered by)            | 257 |
| Table 220. | ev_stdwx (registers altered by)           |     |
| Table 221. | ev_stwhe (registers altered by)           |     |
| Table 222. | ev_stwhex (registers altered by)          |     |
| Table 223. | ev_stwho (registers altered by)           |     |
| Table 224. | ev_stwhox (registers altered by)          |     |
| Table 225. | ev_stwwe (registers altered by)           |     |
| Table 226. | ev_stwwex (registers altered by)          |     |
| Table 227. | ev_stwwo (registers altered by)           |     |
| Table 228. | ev_stwwox (registers altered by)          |     |
| Table 229. | ev_subfsmiaaw (registers altered by)      |     |
| Table 230. | ev_subfssiaaw (registers altered by)      |     |
| Table 231. | ev_subfumiaaw (registers altered by)      |     |
| Table 232. | ev_subfusiaaw (registers altered by)      |     |
| Table 233. | ev_subfw (registers altered by)           |     |
| Table 234. | ev_subifw (registers altered by)          |     |
| Table 235. | ev_upper_eq (registers altered by)        |     |
| Table 236. | ev_upper_fs_eq (registers altered by)     |     |
| Table 237. | ev_upper_fs_gt (registers altered by)     |     |
| Table 238. | ev_upper_fs_lt (registers altered by)     |     |
| Table 239. | ev_upper_fs_tst_eq (registers altered by) |     |
| Table 240. | ev_upper_fs_tst_gt (registers altered by) |     |
| Table 241. | ev_upper_fs_tst_lt (registers altered by) |     |
| Table 242. | ev_upper_gts (registers altered by)       |     |
| Table 243. | ev_upper_gtu (registers altered by)       |     |
| Table 244. | ev_upper_lts (registers altered by)       |     |
| Table 245. | ev_upper_ltu (registers altered by)       |     |
| Table 246. | ev_xor (registers altered by)             |     |
| Table 247. | SPEFSCR field descriptions                |     |
| Table 248. | New tokens for fixed-point data types     |     |
| Table 249  | Document revision history                 | 314 |

List of figures PM0045

# **List of figures**

| Figure 1.  | Signal processing and embedded floating-point status and control register (SPEFSCR) | . 19 |
|------------|-------------------------------------------------------------------------------------|------|
| Figure 2.  | Accumulator (ACC)                                                                   | . 22 |
| Figure 3.  | Instruction description                                                             | . 29 |
| Figure 4.  | Vector absolute value (ev_abs)                                                      | . 32 |
| Figure 5.  | Vector add immediate word (ev_addiw)                                                | . 33 |
| Figure 6.  | Vector add signed, modulo, integer to accumulator word (ev_addsmiaaw)               |      |
| Figure 7.  | Vector add signed, saturate, integer to accumulator word (ev_addssiaaw)             | . 35 |
| Figure 8.  | Vector add unsigned, modulo, integer to accumulator word (ev_addumiaaw)             |      |
| Figure 9.  | Vector add unsigned, saturate, integer to accumulator word (ev_addusiaaw)           |      |
| Figure 10. | Vector add word (ev_addw)                                                           |      |
| Figure 11. | Vector all equal (ev_all_eq)                                                        |      |
| Figure 12. | Vector all floating-point equal (ev_all_fs_eq)                                      |      |
| Figure 13. | Vector all floating-point greater than (ev_all_fs_gt)                               |      |
| Figure 14. | Vector all floating-point less than (ev_all_fs_lt)                                  |      |
| Figure 15. | Vector all floating-point test equal (ev_all_fs_tst_eq)                             | . 43 |
| Figure 16. | Vector all floating-point test greater than (ev_all_fs_tst_gt)                      |      |
| Figure 17. | Vector all floating-point test less than (ev_all_fs_tst_lt)                         |      |
| Figure 18. | Vector all greater than signed (ev_all_gts)                                         |      |
| Figure 19. | Vector all greater than unsigned (ev_all_gtu)                                       |      |
| Figure 20. | Vector all less than signed (ev_all_lts)                                            |      |
| Figure 21. | Vector all less than unsigned (ev_all_ltu)                                          |      |
| Figure 22. | Vector AND (ev_and)                                                                 |      |
| Figure 23. | Vector AND with complement (ev_andc)                                                |      |
| Figure 24. | Vector any equal (ev_any_eq)                                                        |      |
| Figure 25. | Vector any floating-point equal (ev_any_fs_eq)                                      |      |
| Figure 26. | Vector any floating-point greater than (ev_any_fs_gt)                               |      |
| Figure 27. | Vector any floating-point less than (ev_any_fs_lt)                                  |      |
| Figure 28. | Vector any floating-point test equal (ev_any_fs_tst_eq)                             |      |
| Figure 29. | Vector any floating-point test greater than (ev_any_fs_tst_gt)                      |      |
| Figure 30. | Vector any floating-point test less than (ev_any_fs_tst_lt)                         |      |
| Figure 31. | Vector any greater than signed (ev_any_gts)                                         |      |
| Figure 32. | Vector any greater than unsigned (ev_any_gtu)                                       |      |
| Figure 33. | Vector any less than signed(ev_any_lts)                                             |      |
| Figure 34. | Vector any less than unsigned (ev_any_ltu)                                          |      |
| Figure 35. | Vector count leading signed bits word (ev_cntlsw)                                   |      |
| Figure 36. | Vector Count Leading Signed Bits Word (ev_cntlzw)                                   |      |
| Figure 37. | Vector divide word signed (ev_divws)                                                |      |
| Figure 38. | Vector divide word unsigned (ev_divwu)                                              |      |
| Figure 39. | Vector equivalent (ev_eqv)                                                          |      |
| Figure 40. | Vector extend sign byte (ev_extsb)                                                  |      |
| Figure 41. | Vector extend sign half word (ev_extsh)                                             |      |
| Figure 42. | Vector floating-point absolute value (ev_fsabs)                                     |      |
| Figure 43. | Vector floating-point add (ev_fsadd)                                                |      |
| Figure 44. | Vector convert floating-point from signed fraction (ev_fscfsf)                      |      |
| Figure 45. | Vector convert floating-point from signed integer (ev_fscfsi)                       |      |
| Figure 46. | Vector convert floating-point from unsigned fraction (ev_fscfuf)                    |      |
| Figure 47. | Vector convert floating-point from unsigned integer (ev_fscfui)                     |      |
| Figure 48  |                                                                                     | 77   |

**577** 

PM0045 List of figures

| Figure 49 | 19. Vector convert floating-point to signed integer (ev_fsctsi)                 | 78            |
|-----------|---------------------------------------------------------------------------------|---------------|
| Figure 5  | 50. Vector convert floating-point to signed integer with roundtoward zero (ev_f | fsctsiz) 79   |
| Figure 5  | 51. Vector convert floating-point to unsigned fraction (ev_fsctuf)              | 80            |
| Figure 5  |                                                                                 |               |
| Figure 5  | 53. Vector convert floating-point to unsigned integer with roundtoward zero (e  | v_fsctuiz) 82 |
| Figure 5  | 54. Vector floating-point divide (ev_fsdiv)                                     | 83            |
| Figure 5  | 55. Vector floating-point multiply (ev_fsmul)                                   | 84            |
| Figure 5  | 56. Vector floating-point negative absolute value (ev_fsnabs)                   | 85            |
| Figure 5  |                                                                                 |               |
| Figure 5  | 58. Vector Floating-Point subtract (ev_fssub)                                   | 87            |
| Figure 5  |                                                                                 |               |
| Figure 6  | 60ev_lddx results in big- and little-endian modes                               | 89            |
| Figure 6  |                                                                                 |               |
| Figure 6  | 62ev_ldhx results in big- and little-endian modes                               | 91            |
| Figure 6  |                                                                                 | 92            |
| Figure 6  | 64ev_ldwx results in big- and little-endian modes                               | 93            |
| Figure 6  | 65ev_lhhesplat results in big- and little-endian modes                          | 94            |
| Figure 6  | 66ev_lhhesplatx results in big- and little-endian modes                         | 95            |
| Figure 6  | 67ev_lhhossplat results in big- and little-endian modes                         | 96            |
| Figure 6  | 88ev_lhhossplatx results in big- and little-endian modes                        | 97            |
| Figure 69 | 69ev_lhhousplat results in big- and little-endian modes                         | 98            |
| Figure 7  |                                                                                 |               |
| Figure 7  | 71. Vector lower equal (ev_lower_eq)                                            | 100           |
| Figure 7  | 72. Vector lower floating-point equal (ev_lower_fs_eq)                          | 101           |
| Figure 7  | 73. Vector lower floating-point greater than (ev_lower_fs_gt)                   | 102           |
| Figure 7  | 74. Vector lower floating-point less than (ev_lower_fs_lt)                      | 103           |
| Figure 7  | 75. Vector lower floating-point test equal (ev_lower_fs_tst_eq)                 | 104           |
| Figure 7  |                                                                                 |               |
| Figure 7  |                                                                                 |               |
| Figure 7  |                                                                                 |               |
| Figure 79 |                                                                                 |               |
| Figure 8  | ·                                                                               |               |
| Figure 8  | ·                                                                               |               |
| Figure 8  | ·                                                                               |               |
| Figure 9  |                                                                                 |               |
| Figure 9  |                                                                                 |               |
| Figure 9  | <b>5 5 6 6 7</b>                                                                |               |
| Figure 9  |                                                                                 |               |
| Figure 9  | e , , , , , , , , , , , , , , , , , , ,                                         |               |
| Figure 9  |                                                                                 |               |
| Figure 9  |                                                                                 |               |
| Figure 1  | 100ev_mhegumfaa (even form)                                                     | 129           |

|             | ev_mhegumiaa (even form)                                                  |       |
|-------------|---------------------------------------------------------------------------|-------|
|             | ev_mhegumfan (even form)                                                  |       |
|             | ev_mhegumian (even form)                                                  | . 132 |
| Figure 104. | Even multiply of two signed modulo fractional elements (to accumulator)   |       |
|             | (ev_mhesmf)                                                               |       |
|             | Even form of vector half-word multiply (ev_mhesmfaaw)                     |       |
|             | Even form of vector half-word multiply (ev_mhesmfanw)                     |       |
|             | Even form for vector multiply (to accumulator) (ev_mhesmi)                |       |
| •           | Even form of vector half-word multiply (ev_mhesmiaaw)                     |       |
|             | Even form of vector half-word multiply (ev_mhesmianw)                     | . 138 |
| Figure 110. | Even multiply of two signed saturate fractional elements (to accumulator) |       |
|             | (ev_mhessf)                                                               |       |
|             | Even form of vector half-word multiply (ev_mhessfaaw)                     |       |
|             | Even form of vector half-word multiply (ev_mhessfanw)                     |       |
|             | Even form of vector half-word multiply (ev_mhessiaaw)                     |       |
| -           | Even form of vector half-word multiply (ev_mhessianw)                     | . 146 |
| Figure 115. | Vector multiply half words, even, unsigned, modulo, fractional            |       |
|             | (to accumulator) (ev_mheumf)                                              | . 147 |
| Figure 116. | Vector multiply half words, even, unsigned, modulo, integer               |       |
|             | (to accumulator) (ev_mheumi)                                              |       |
| -           | Even form of vector half-word multiply (ev_mheumfaaw)                     |       |
| -           | Even form of vector half-word multiply (ev_mheumiaaw)                     |       |
| -           | Even form of vector half-word multiply (ev_mheumfanw)                     |       |
| -           | Even form of vector half-word multiply (ev_mheumianw)                     |       |
| -           | Even form of vector half-word multiply (ev_mheusfaaw)                     |       |
| -           | Even form of vector half-word multiply (ev_mheusiaaw)                     |       |
|             | Even form of vector half-word multiply (ev_mheusfanw)                     |       |
|             | Even form of vector half-word multiply (ev_mheusianw)                     |       |
| -           | ev_mhogsmfaa (odd form)                                                   |       |
| -           | ev_mhogsmfan (odd form)                                                   |       |
|             | ev_mhogsmiaa (odd form)                                                   |       |
|             | ev_mhogsmian (odd form)                                                   |       |
|             | ev_mhogumfaa (odd form)                                                   |       |
| -           | ev_mhogumiaa (odd form)                                                   |       |
| -           | ev_mhogumfan (odd form)                                                   |       |
|             | ev_mhogumian (odd form)                                                   | . 167 |
| Figure 133. | Vector multiply half words, odd, signed, modulo, fractional               |       |
|             | (to accumulator) (ev_mhosmf)                                              |       |
|             | Odd form of vector half-word multiply (ev_mhosmfaaw)                      |       |
| -           | Odd form of vector half-word multiply (ev_mhosmfanw)                      | . 170 |
| Figure 136. | Vector multiply half words, odd, signed, modulo, integer (to accumulator) |       |
|             | (ev_mhosmi)                                                               | . 171 |
|             | Odd form of vector half-word multiply (ev_mhosmiaaw)                      |       |
| -           | Odd form of vector half-word multiply (ev_mhosmianw)                      | . 173 |
| Figure 139. | Vector multiply half words, odd, signed, saturate, fractional             |       |
|             | (to Accumulator) (ev_mhossf)                                              |       |
|             | Odd form of vector half-word multiply (ev_mhossfaaw)                      |       |
|             | Odd form of vector half-word multiply (ev_mhossfanw)                      |       |
|             | Odd form of vector half-word multiply (ev_mhossiaaw)                      |       |
| -           | Odd form of vector half-word multiply (ev_mhossianw)                      | . 181 |
| Figure 144. | Vector multiply half words, odd, unsigned, modulo, fractional             |       |
|             | (to accumulator) ( ev mhoumf)                                             | . 182 |

PM0045 List of figures

| Figure 145. | Vector multiply half words, odd, unsigned, modulo, integer                          |          |
|-------------|-------------------------------------------------------------------------------------|----------|
|             | (to Accumulator) (ev_mhoumi)                                                        |          |
| -           | Odd form of vector half-word multiply (ev_mhoumfaaw)                                |          |
| -           | Odd form of vector half-Word multiply (ev_mhoumiaaw)                                |          |
| -           | Odd form of vector half-word multiply (ev_mhoumfanw)                                |          |
| -           | Odd form of vector half-word multiply (ev_mhoumianw)                                |          |
| -           | Odd form of vector half word multiply (ev_mhousfaaw)                                |          |
| -           | Odd form of vector half word multiply (ev_mhousiaaw)                                |          |
| -           | Odd form of vector half word multiply (ev_mhousfanw)                                |          |
| -           | Odd form of vector half word multiply (ev_mhousianw)                                |          |
|             | Initialize accumulator (ev_mra)                                                     |          |
|             | Vector multiply word high signed, modulo, fractional (to accumulator) (ev_mwhsmf) . |          |
|             | Vector multiply word high signed, modulo, integer (to Accumulator) (ev_mwhsmi)      |          |
| -           | Vector multiply word high signed, saturate, fractional (to Accumulator)(ev_mwhssf)  |          |
| -           | Vector multiply word high unsigned, modulo, integer (to accumulator) (ev_mwhumi) .  |          |
|             | Vector multiply word high unsigned, modulo, integer (to accumulator) (ev_mwhumi) .  | 202      |
| Figure 160. | Vector multiply word low signed, modulo, integer and accumulate in                  |          |
|             | \ <del></del>                                                                       | 203      |
| Figure 161. | Vector multiply word low signed, modulo, integer and accumulate                     |          |
|             | ·— ·                                                                                | 204      |
| Figure 162. | Vector multiply word low signed, saturate, integer and accumulate                   | <b>-</b> |
|             |                                                                                     | 205      |
| Figure 163. | Vector multiply word low signed, saturate, integer and accumulate negative in words |          |
|             | (ev_mwlssianw)                                                                      |          |
| -           | Vector multiply word low unsigned, modulo, integer (ev_mwlumi)                      | 207      |
| Figure 165. | Vector multiply word low unsigned, modulo, integer and accumulate                   |          |
|             | ·— - /                                                                              | 208      |
| Figure 166. | Vector multiply word low unsigned, modulo, integer and accumulate                   |          |
|             | ·— ·                                                                                | 209      |
| Figure 167. | Vector multiply word low unsigned, saturate, integer and accumulate                 | ~ 4 ^    |
| E: 100      | $\cdot$                                                                             | 210      |
| Figure 168. | Vector multiply word low unsigned, saturate, integer and accumulate                 | ~ 4 4    |
| E' 100      | negative in words (ev_mwlusianw)                                                    | 211      |
| Figure 169. | Vector multiply word signed, modulo, fractional (to Accumulator)                    | ~ 4 ~    |
| E'          | \ = '                                                                               | 212      |
| -           | Vector multiply word signed, modulo, fractional and Accumulate (ev_mwsmfaa)         | 213      |
| Figure 1/1. | Vector multiply word signed, modulo, fractional, and accumulate                     | ~ 4      |
| E'          | Negative (ev_mwsmfan)                                                               |          |
|             | Vector multiply word signed, modulo, integer (to Accumulator) (ev_mwsmi)            |          |
|             | Vector multiply word signed, modulo, integer and accumulate (ev_mwsmiaa)            | 216      |
| Figure 174. | Vector multiply word signed, modulo, integer and accumulate Negative                | ~ -      |
| E' 476      | (ev_mwsmian)                                                                        |          |
|             | Vector multiply word signed, saturate, fractional (to Accumulator) (ev_mwssf)       |          |
| •           | Vector multiply word signed, saturate, fractional and accumulate (ev_mwssfaa)       | 220      |
| Figure 177. | Vector multiply word signed, saturate, fractional and accumulate                    |          |
| E'          | Negative (ev_mwssfan)                                                               |          |
|             | Vector multiply word unsigned, modulo, integer (to Accumulator) (ev_mwumi)          |          |
|             | Vector multiply word unsigned, modulo, integer and accumulate (ev_mwumiaa) :        | 224      |
| rigure 180. | Vector multiply word unsigned, modulo, integer and accumulate Negative              | 00-      |
| Cianus 404  | (ev_mwumian)                                                                        |          |
|             | Vector NAND (ev_nand)                                                               |          |
| rigure 182. | Vector negate (ev_neg)                                                              | 221      |

List of figures PM0045

| Figure 183. | Vector NOR (ev_nor)                                                             | . 228 |
|-------------|---------------------------------------------------------------------------------|-------|
|             | Vector OR (ev_or)                                                               |       |
|             | Vector OR with complement (ev_orc)                                              |       |
| Figure 186. | Vector rotate left word (ev_rlw)                                                | . 231 |
| Figure 187. | Vector rotate left word immediate (ev_rlwi)                                     | . 232 |
| Figure 188. | Vector round word (ev_rndw)                                                     | . 233 |
| Figure 189. | Vector select equal (ev_select_eq)                                              | . 234 |
| Figure 190. | Vector select Floating-Point equal (ev_select_fs_eq)                            | . 235 |
| Figure 191. | Vector select Floating-Point greater than (ev_select_fs_gt)                     | . 236 |
|             | Vector select Floating-Point less than (ev_select_fs_lt)                        |       |
| Figure 193. | Vector select Floating-Point test equal (ev_select_fs_tst_eq)                   | . 238 |
| Figure 194. | Vector select Floating-Point test greater than (ev_select_fs_tst_gt)            | . 239 |
| Figure 195. | Vector select Floating-Point test less than (ev_select_fs_tst_lt)               | . 240 |
| Figure 196. | Vector select greater than signed (ev_select_gts)                               | . 241 |
|             | Vector select greater than unsigned (ev_select_gtu)                             |       |
|             | Vector select less than signed (ev_select_lts)                                  |       |
| Figure 199. | Vector select less than unsigned (ev_select_ltu)                                | . 244 |
|             | Vector shift left word (ev_slw)                                                 |       |
|             | Vector shift left word immediate (ev_slwi)                                      |       |
|             | Vector splat fractional immediate (ev_splatfi)                                  |       |
|             | ev_splati sign extend                                                           |       |
|             | Vector shift right word immediate signed (ev_srwis)                             |       |
|             | Vector shift right word immediate unsigned (ev_srwiu)                           |       |
|             | Vector shift right word signed (ev_srws)                                        |       |
|             | Vector shift right word unsigned (ev_srwu)                                      |       |
|             | ev_stdd results in big- and little-endian modes                                 |       |
|             | ev_stdd[x] results in Big- and Little-Endian modes                              |       |
|             | ev_stdh results in Big- and Little-Endian modes                                 |       |
|             | ev_stdhx results in Big- and Little-Endian modes                                |       |
| Figure 212. |                                                                                 |       |
| Figure 213. | ev_stdwx results in Big- and Little-Endian modes                                | . 258 |
| Figure 214. | ev_stwhe results in Big- and Little-Endian modes                                | . 259 |
| Figure 215. | ev_stwhex results in Big- and Little-Endian modes                               | . 260 |
| Figure 216. | ev_stwho results in Big- and Little-Endian modes                                | . 261 |
| Figure 217. | ev_stwhox results in Big- and Little-Endian modes                               | . 262 |
| Figure 218. | ev_stwwe results in Big- and Little-Endian modes                                | . 263 |
| Figure 219. | ev_stwwex results in Big- and Little-Endian modes                               | . 264 |
| Figure 220. | ev_stwwo results in Big- and Little-Endian modes                                | . 265 |
| Figure 221. | ev_stwwox results in Big- and Little-Endian modes                               | . 266 |
| Figure 222. | Vector subtract signed, modulo, integer to accumulator Word (ev_subfsmiaaw)     | . 267 |
| Figure 223. | Vector subtract signed, saturate, integer to accumulator Word (ev_subfssiaaw)   | . 268 |
| Figure 224. | Vector subtract unsigned, modulo, integer to accumulator Word (ev_subfumiaaw)   | . 269 |
| Figure 225. | Vector subtract unsigned, saturate, integer to accumulator Word (ev_subfusiaaw) | . 270 |
| Figure 226. | Vector subtract from word (ev_subfw)                                            | . 271 |
| Figure 227. | Vector subtract immediate from word (ev_subifw)                                 | . 272 |
| Figure 228. | Vector upper Equal(ev_upper_eq)                                                 | . 273 |
| Figure 229. | Vector upper Floating-Point Equal(ev_upper_fs_eq)                               | . 274 |
|             | Vector upper Floating-Point greater than (ev_upper_fs_gt)                       |       |
|             | Vector upper Floating-Point less than (ev_upper_fs_lt)                          |       |
|             | Vector upper Floating-Point test equal (ev_upper_fs_tst_eq)                     |       |
|             | Vector upper Floating-Point test greater than (ev_upper_fs_tst_gt)              |       |
| Figure 234  | Vector upper Floating-Point test less than ( ev upper fs tst lt)                | 279   |

12/315 Doc ID 13881 Rev 3

PM0045 List of figures

| Figure 235. | Vector upper greater than signed (ev_upper_gts)                                     | 280 |
|-------------|-------------------------------------------------------------------------------------|-----|
| Figure 236. | Vector upper greater than unsigned (ev_upper_gtu)                                   | 281 |
| Figure 237. | Vector upper less than signed (ev_upper_lts)                                        | 282 |
| Figure 238. | Vector upper less than unsigned (ev_upper_ltu)                                      | 283 |
| Figure 239. | Vector XOR (ev_xor)                                                                 | 284 |
| Figure 240. | Big-endian word ordering                                                            | 295 |
| Figure 241. | Big-endian half-word ordering                                                       | 295 |
| Figure 242. | Signal processing and embedded floating-point status and control register (SPEFSCR) | 299 |

Overview PM0045

### 1 Overview

This document defines a programming model to use with the signal processing engine (SPE) auxiliary processing unit (APU). This document describes three types of programming interfaces:

- A high-level language interface that is intended for use within programming languages, such as C or C++
- An application binary interface (ABI) that defines low-level coding conventions
- An assembly language interface

## 1.1 High-level language interface

The high-level language interface enables programmers to use the SPE APU from programming languages such as C and C++, and describes fundamental data types for the SPE programming model. See *Chapter 2: High-level language interface on page 15*," for details about this interface.

## 1.2 Application binary interface (ABI)

The SPE programming model extends the existing PowerPC ABIs. The extension is independent of the endian mode. The ABI reviews the data types and register usage conventions for vector register files and describes setup of the stack frame. Save and Restore functions for the vector register are included in the ABI section to advocate uniformity of method among compilers for saving and restoring vector registers.

The AltiVec<sup>™</sup> Technology Programming Interface Manual, provides the valid set of argument types for specific AltiVec operations and predicates as well as specific AltiVec instructions that are generated for that set of arguments. The AltiVec operations and predicates are organized alphabetically in Chapter 4: Additional operations on page 295"

## 2 High-level language interface

#### 2.1 Introduction

This document defines a programming model to use with the signal processing engine (SPE) auxiliary processing unit (APU) instruction set. The purpose of the programming model is to give users the ability to write code that utilizes the APU in a high-level language, such as C or C++.

Users should not be concerned with issues such as register allocation, scheduling, and conformity to the underlying ABI, which are all associated with writing code at the assembly level.

## 2.2 High-level language interface

The high-level language interface for SPE is intended to accomplish the following goals:

- Provide an efficient and expressive mechanism to access SPE functionality from programming languages such as C and C++
- Define a minimal set of language extensions that unambiguously describe the intent of the programmer while minimizing the impact on existing PowerPC compilers and development tools
- Define a minimal set of library extensions that are needed to support SPE

### 2.2.1 Data types

*Table 1* describes a set of fundamental data types that the SPE programming model introduces.

Note:

The type \_ev64\_ stands for embedded vector of data width 64 bits.

Table 1. Data types

| New C/C++ type | Interpretation of contents | Values                               |  |
|----------------|----------------------------|--------------------------------------|--|
| ev64_u16       | 4 unsigned 16-bit integers | 065535                               |  |
| ev64_s16       | 4 signed 16-bit integers   | -3276832767                          |  |
| ev64_u32       | 2 unsigned 32-bit integers | 02 <sup>32</sup> - 1                 |  |
| ev64_s32       | 2 signed 32-bit integers   | -2 <sup>31</sup> 2 <sup>31</sup> - 1 |  |
| ev64_u64       | 1 unsigned 64-bit integer  | 02 <sup>64</sup> - 1                 |  |
| ev64_s64       | 1 signed 64-bit integer    | -2 <sup>63</sup> 2 <sup>63</sup> - 1 |  |
| ev64_fs        | 2 floats                   | IEEE-754 single-precision values     |  |
| ev64_opaque    | any of the above           | _                                    |  |

The \_\_ev64\_opaque\_\_ data type is an opaque data type that can represent any of the specified \_\_ev64\_\*\_ data types. All of the \_\_ev64\_\*\_ data types are available to programmers.

#### 2.2.2 Alignment

Refer to the e500 ABI for full alignment details.

#### Alignment of \_\_ev64\_\*\_\_ types

A defined data item of any \_\_ev64\_\*\_\_ data type in memory is always aligned on an 8-byte boundary. A pointer to any \_\_ev64\_\*\_\_ data type always points to an 8-byte boundary. The compiler is responsible for aligning any \_\_ev64\_\*\_\_ data types on an 8-byte boundary. When \_\_ev64\_\*\_\_ data is correctly aligned, a program is incorrect if it attempts to dereference a pointer to an \_\_ev64\_\*\_\_ type if the pointer does not contain an 8-byte aligned address.

In the SPE architecture, an unaligned load/store causes an alignment exception.

#### Alignment of aggregates and unions containing \_\_ev64\_\*\_\_ types

Aggregates (structures and arrays) and unions containing \_\_ev64\_\*\_\_ variables must be aligned on 8-byte boundaries and their internal organization must be padded, if necessary, so that each internal \_\_ev64\_\*\_\_ variable is aligned on an 8-byte boundary.

#### 2.2.3 Extensions of C/C++ operators for the new types

Most C/C++ operators do not permit any of their arguments to be one of the \_\_ev64\_\*\_\_ types. Let 'a' and 'b' be variables of any \_\_ev64\_\*\_\_ type, and 'p' be a pointer to any \_\_ev64\_\*\_\_ type. The normal C/C++ operators are extended to include the operations in the following sections.

#### sizeof()

The functions sizeof(a) and sizeof(\*p) return 8.

#### **Assignment**

Assignment is allowed only if both the left- and right-hand sides of an expression are the same \_\_ev64\_\*\_\_ type. For example, the expression a=b is valid and represents assignment of 'b' to 'a'. The one exception to the rule occurs when 'a' or 'b' is of type \_\_ev64\_opaque\_\_ and let 'a' be of any \_\_ev64\_\*\_\_ type.

The assignments a=o and o=a are allowed and have implicit casts. Otherwise, the expression is invalid, and the compiler must signal an error.

#### **Address operator**

The operation &a is valid if 'a' is an \_\_ev64\_\*\_ type. The result of the operation is a pointer to 'a'.

#### Pointer arithmetic

The usual pointer arithmetic can be performed on p. In particular, p+1 is a pointer to the next \_\_ev64\_\*\_\_ element after p.

#### Pointer dereferencing

If 'p' is a pointer to an \_\_ev64\_\*\_\_ type, \*p implies either a 64-bit SPE load from the address, equivalent to the intrinsic \_\_ev\_ldd(p,0), or a 64-bit SPE store to that address,

16/315 Doc ID 13881 Rev 3

equivalent to the intrinsic \_\_ev\_stdd(p,0). Dereferencing a pointer to a non-\_\_ev64\_\*\_\_ type produces the standard behavior of either a load or a copy of the corresponding type.

Alignment of \_\_ev64\_\*\_\_ types on page 16, describes unaligned accesses.

#### Type casting

Pointers to \_\_ev64\_\*\_\_ and existing types may be cast back and forth to each other. Casting a pointer to an \_\_ev64\_\*\_\_ type represents an (unchecked) assertion that the address is 8-byte aligned.

Casting from a integral type to a pointer to an \_\_ev64\_\*\_\_ type is allowed.

For example:

```
__ev64_u16__ *a = (__ev64_u16__ *) 0x48;
```

Casting between \_\_ev64\_\*\_\_ types and existing types is not allowed.

Casting between \_\_ev64\_\*\_\_ types and pointers to existing types is not allowed.

The behaviors expected from such casting are provided instead of using intrinsics.

The intrinsics provide the ability to extract existing data types out of \_\_ev64\_\*\_\_ variables as well as the ability to insert into and/or create \_\_ev64\_\*\_\_ variables from existing data types. Normal C casts provide casts from one \_\_ev64\_\*\_\_ type to another.

An implicit cast is performed when going to \_\_ev64\_opaque\_\_ from any other \_\_ev64\_\*\_\_ type. An implicit cast occurs when going from \_\_ev64\_opaque\_\_ to any other \_\_ev64\_\*\_ type. The implicit casts that occur when going between \_\_ev64\_opaque\_\_ and any other \_\_ev64\_\*\_\_ type also apply to pointers of type \_\_ev64\_opaque\_\_. When casting between any two \_\_ev64\_\*\_\_ types not including \_\_ev64\_opaque\_\_, an explicit cast is required. When casting between pointers to any two \_\_ev64\_\*\_\_ types not including \_\_ev64\_opaque\_\_, an explicit cast is required. No cast or promotion performs a conversion; the bit pattern of the result is the same as the bit pattern of the argument that is cast.

#### 2.2.4 New operators

New operators are introduced to construct \_\_ev64\_\*\_\_ values and allow full access to the functionality that the SPE architecture provides.

#### \_\_ev64\_\*\_\_ Initialization and literals

The \_\_ev64\_opaque\_\_ type is the only \_\_ev64\_\*\_\_ type that cannot be initialized. The remaining \_\_ev64\_\*\_\_ types can be initialized using the C99 array initialization syntax. Each type is treated as an array of the specified data contents of the appropriate size. The following code exemplifies the initialization of these types:

```
__ev64_u16__ a = { 0, 1, 2, 3 };
__ev64_s16__ b = { -1, -2, -3, 4 };
__ev64_u32__ c = { 3, 4 };
__ev64_s32__ d = { -2, 4 };
__ev64_u64__ e = { 17 };
__ev64_s64__ f = { 23 };
__ev64_fs__ g = { 2.4, -3.2 };

c = __ev_addw(a, (__ev64_s16__){2,1,5,2});
```

#### **New operators representing SPE operations**

New operators are introduced to allow full access to the functionality that the SPE architecture provides. Language structures that parse like function calls represent these operators in the programming language.

The names associated with these operations are all prefixed with "\_\_ev\_". The appearance of one of these forms can indicate one of the following:

- A specific SPE operation, like \_\_ev\_addw(\_\_ev64\_opaque\_\_ a, \_\_ev64\_opaque\_\_ b)
- A predicate computed from a SPE operation, like \_\_ev\_all\_eq(\_\_ev64\_opaque\_\_ a, \_\_ev64\_opaque\_\_ b)
- Creation, insertion, extraction of \_\_ev64\_opaque\_\_ values

Each operator representing an SPE operation takes a list of arguments representing the input operands (in the order in which they are shown in the architecture specification) and returns a result that could be void. The programming model restricts the operand types that are permitted for each SPE operation. Predicate intrinsics handle comparison operations in the SPE programming model.

Each compare operation has the following predicate intrinsics associated with it:

- any
- \_all\_
- \_upper\_
- \_lower\_
- select

Each predicate returns an integer (0/1) with the result of the compare. The compiler allocates a CR field for use in the comparison and to optimize conditional statements.

#### 2.2.5 Programming interface

This document does not prohibit or require an implementation to provide any set of include files to provide access to the intrinsics. If an implementation requires that an include file be used before the use of the intrinsics described in this document, that file should be <spe.h>.

This document does require that prototypes for the additional library routines described are accessible by means of the include file <spe.h>. If an implementation should provide a \_\_SPE\_\_, define it with a nonzero value. That definition should not occur in the <spe.h> header file.

PM0045 SPE operations

## 3 SPE operations

This chapter describes the following instructions:

All instructions in the e500 core complex, including numerous instructions that Book E
does not define.

 Book E instructions that are defined for 32-bit implementations, including many instructions that are not implemented on the e500 core complex.

## 3.1 Signal processing engine (SPE) APU registers

The SPE includes the following two registers:

- The signal processing and embedded floating-point status and control register (SPEFSCR), which is described in *Chapter 3.1.1.*"
- A 64-bit accumulator, which is described in *Chapter 3.1.2.*"

# 3.1.1 Signal processing and embedded floating-point status and control register (SPEFSCR)

The SPEFSCR, which is shown in *Figure 1*, is used for status and control of SPE instructions.

Figure 1. Signal processing and embedded floating-point status and control register (SPEFSCR)



SPE operations PM0045

Table 2. SPEFSCR field descriptions

| Bits  | Name  | Function                                                                                                                                                                                                                                    |  |  |
|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 32    | SOVH  | Summary integer overflow high, which is set whenever an instruction other than <b>mtspr</b> sets OVH. SOVH remains set until a <b>mtspr[SPEFSCR]</b> clears it.                                                                             |  |  |
| 33    | OVH   | teger overflow high. An overflow occurred in the upper half of the register while executing a PE integer instruction.                                                                                                                       |  |  |
| 34    | FGH   | Embedded floating-point guard bit high. Floating-point guard bit from the upper half. The value is undefined if the processor takes a floating-point exception caused by input error, floating-point overflow, or floating-point underflow. |  |  |
| 35    | FXH   | Embedded floating-point sticky bit high. Floating bit from the upper half. The value is undefined if the processor takes a floating-point exception caused by input error, floating-point overflow, or floating-point underflow.            |  |  |
| 36    | FINVH | Embedded floating-point invalid operation error high. Set when an input value on the high side is a NaN, Inf, or Denorm. Also set on a divide if both the dividend and divisor are zero.                                                    |  |  |
| 37    | FDBZH | Embedded floating-point divide by zero error high. Set if the dividend is non-zero and the divisor is zero.                                                                                                                                 |  |  |
| 38    | FUNFH | Embedded floating-point underflow error high                                                                                                                                                                                                |  |  |
| 39    | FOVFH | Embedded floating-point overflow error high                                                                                                                                                                                                 |  |  |
| 40–41 | _     | Reserved and should be cleared                                                                                                                                                                                                              |  |  |
| 42    | FINXS | Embedded floating-point inexact sticky. FINXS = FINXS   FGH   FXH   FG   FX                                                                                                                                                                 |  |  |
| 43    | FINVS | Embedded floating-point invalid operation sticky. Location for software to use when implementing true IEEE floating-point.                                                                                                                  |  |  |
| 44    | FDBZS | Embedded floating-point divide by zero sticky. FDBZS = FDBZS   FDBZH   FDBZ                                                                                                                                                                 |  |  |
| 45    | FUNFS | Embedded floating-point underflow sticky. Storage location for software to use when implementing true IEEE floating-point.                                                                                                                  |  |  |
| 46    | FOVFS | Embedded floating-point overflow sticky. Storage location for software to use when implementing true IEEE floating-point.                                                                                                                   |  |  |
| 47    | MODE  | Embedded floating-point mode (read-only on e500)                                                                                                                                                                                            |  |  |
| 48    | SOV   | Integer summary overflow. Set whenever an SPE instruction other than <b>mtspr</b> sets OV. SOV remains set until <b>mtspr[SPEFSCR]</b> clears it.                                                                                           |  |  |
| 49    | OV    | Integer overflow. An overflow occurred in the lower half of the register while a SPE integer instruction was executed.                                                                                                                      |  |  |
| 50    | FG    | Embedded floating-point guard bit. Floating-point guard bit from the lower half. The value is undefined if the processor takes a floating-point exception caused by input error, floating-po overflow, or floating-point underflow.         |  |  |
| 51    | FX    | Embedded floating-point sticky bit. Floating bit from the lower half. The value is undefined if the processor takes a floating-point exception caused by input error, floating-point overflow, of floating-point underflow.                 |  |  |
| 52    | FINV  | Embedded floating-point invalid operation error. Set when an input value on the high side is a NaN, Inf, or Denorm. Also set on a divide if both the dividend and divisor are zero.                                                         |  |  |
| 53    | FDBZ  | Embedded floating-point divide by zero error. Set if the dividend is non-zero and the divisor is zero.                                                                                                                                      |  |  |
| 54    | FUNF  | Embedded floating-point underflow error                                                                                                                                                                                                     |  |  |
|       |       | 1                                                                                                                                                                                                                                           |  |  |

PM0045 SPE operations

Table 2. SPEFSCR field descriptions (continued)

| Bits                                                                                                                                                      | Name  | Function                                                                                                                                                                                                                                       |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 55                                                                                                                                                        | FOVF  | Embedded floating-point overflow error                                                                                                                                                                                                         |  |  |
| 56                                                                                                                                                        | _     | Reserved and should be cleared                                                                                                                                                                                                                 |  |  |
| 57                                                                                                                                                        | FINXE | Embedded floating-point inexact enable                                                                                                                                                                                                         |  |  |
| 58                                                                                                                                                        | FINVE | Embedded floating-point invalid operation/input error exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if a floating-point instruction sets FINV or FINVH. |  |  |
| 59                                                                                                                                                        | FDBZE | Embedded floating-point divide-by-zero exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if a floating-point instruction sets FDBZ or FDBZH.                |  |  |
| 60                                                                                                                                                        | FUNFE | Embedded floating-point underflow exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if a floating-point instruction sets FUNF or FUNFH.                     |  |  |
| 61 FOVFE 0: Exception disable 1: Exception enable If the exception is er                                                                                  |       | Embedded floating-point overflow exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if a floating-point instruction sets FOVF or FOVFH.                      |  |  |
| Embedded floating-point rounding mode control 00: Round to nearest 62–63 FRMC 01: Round toward zero 10: Round toward +infinity 11: Round toward —infinity |       | 00: Round to nearest 01: Round toward zero 10: Round toward +infinity                                                                                                                                                                          |  |  |

#### 3.1.2 Accumulator (ACC)

The 64-bit architectural accumulator register shown in *Figure 2* holds the results of multiply accumulate (MAC) forms of SPE integer instructions. The ACC allows back-to-back execution of dependent MAC instructions that are in inner loops of DSP code such as FIR filters. The ACC is partially visible to the programmer; its results need not be read explicitly to be used. Instead, the results are always copied into a 64-bit destination GPR specified by the instruction. The ACC, however, must be explicitly cleared when starting a new MAC loop. Depending on the instruction type, the ACC can hold either a 64-bit value or a vector of two 32-bit elements.

The Initialize Accumulator instruction (**evmra**), which is described in the Instruction Set chapter of *Programmer's reference manual for Book E processors*, initializes the ACC.

SPE operations PM0045

Figure 2. Accumulator (ACC)



Table 3. ACC field descriptions

| Bits  | Name       | Function                                                                            |  |
|-------|------------|-------------------------------------------------------------------------------------|--|
| 0–31  | Upper word | Holds the upper-word accumulate value for SPE multiply with accumulate instructions |  |
| 32–63 | Lower word | Holds the lower-word accumulate value for SPE multiply with accumulate instructions |  |

## 3.2 Notation

Table 4 shows definitions and notation that appear throughout this document.

Table 4. Notation conventions

| Symbol           | Meaning                                                                                                                                                                                                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X <sub>p</sub>   | Bit p of register/field X                                                                                                                                                                                                                                                                                                                                    |
| X <sub>p:q</sub> | Bits p through q of register/field X                                                                                                                                                                                                                                                                                                                         |
| Х <sub>р q</sub> | Bits p, q, of register/field X                                                                                                                                                                                                                                                                                                                               |
| ¬X               | The ones complement of the contents of X                                                                                                                                                                                                                                                                                                                     |
| Field i          | Bits 4×i through 4×i+3 of a register                                                                                                                                                                                                                                                                                                                         |
|                  | As the last character of an instruction mnemonic, this character indicates that the instruction records status information in certain fields of the condition register as a side effect of execution, as described in the Register Model chapter of <i>EREF: Programmer's reference manual for Book E processors</i> .                                       |
| II               | Describes the concatenation of two values. For example, 010 II 111 is the same as 010111.                                                                                                                                                                                                                                                                    |
| x <sup>n</sup>   | x raised to the n <sup>th</sup> power.                                                                                                                                                                                                                                                                                                                       |
| <sup>n</sup> x   | Replication of x, n times (i.e., x concatenated to itself n–1 times). <sup>n</sup> 0 and <sup>n</sup> 1 are special cases: <sup>n</sup> 0 means a field of n bits with each bit equal to 0. Thus, <sup>5</sup> 0 is equivalent to 0b0_0000. <sup>n</sup> 1 means a field of n bits with each bit equal to 1. Thus, <sup>5</sup> 1 is equivalent to 0b1_1111. |
| /, //, ///,      | Reserved field in an instruction or in a register. Each bit and field in instructions, in status and control registers (such as the XER), and in SPRs is defined, allocated, or reserved.                                                                                                                                                                    |

## 3.3 Instruction fields

Table 5 describes instruction fields.

PM0045 SPE operations

Table 5. Instruction field descriptions

| Field                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AA (30)              | Absolute address bit.  0: The immediate field represents an address relative to the current instruction address.  For I-form branch instructions, the effective address of the branch target is the sum  320 II (CIA+EXTS(LIII0b00))32–63.  For B-form branch instructions, the effective address of the branch target is the sum  320 II (CIA+EXTS(BDII0b00))32–63.  For I-form branch extended instructions, the effective address of the branch target is the sum CIA+EXTS(LIII0b00).  For B-form branch extended instructions, the effective address of the branch target is the sum CIA+EXTS(BDII0b00).  1: The immediate field represents an absolute address.  For I-form branch instructions, the effective address of the branch target is the value  320 II EXTS(LIII0b00)32–63.  For B-form branch instructions, the effective address of the branch target is the value 320 II EXTS(BDII0b00)32–63.  For I-form branch extended instructions, the effective address of the branch target is the value EXTS(LIII0b00).  For B-form branch extended instructions, the effective address of the branch target is the value EXTS(LIII0b00). |  |  |
| <b>crb</b> A (11–15) | Specifies a condition register bit to be used as a source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <b>crb</b> B (16–20) | Specifies a condition register bit to be used as a source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <b>crb</b> D (16–29) | Immediate field specifying a 14-bit signed two's complement branch displacement that is concatenated on the right with 0b00 and sign-extended to 64 bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| <b>crf</b> D (6-8)   | Specifies a CR field to be used as a target                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| <b>crf</b> S (11–13) | Specifies a CR field to be used as a source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| BI (11–15)           | Specifies a condition register bit to be used as the condition of a branch conditional instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| BO (6–10)            | Specifies options for branch conditional instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| crbD (6-10)          | Specifies a CR bit for use as a target                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| CT (6–10)            | Cache touch instructions ( <b>dcbt</b> , <b>dcbtst</b> , and <b>icbt</b> ) use this field to specify the target portion of the cache facility to place the prefetched data or instructions. This field is implementation-dependent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| D (16–31)            | Immediate field that specifies a 16-bit signed two's complement integer that is sign-extended to 64 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| DE (16–27)           | Immediate field that specifies a 12-bit signed two's complement integer that is sign-extended to 64 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| DES (16–27)          | Immediate field that specifies a 12-bit signed two's complement integer that is concatenated on the right with 0b00 and sign-extended to 64 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |

SPE operations PM0045

Table 5. Instruction field descriptions (continued)

| Field                                                            | Description                                                                                                                                                                                   |  |  |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| E (15)                                                           | Immediate field that specifies a 1-bit value that <b>wrteei</b> uses to place in MSR[EE] (external input enable bit)                                                                          |  |  |
| CRM (12–19)                                                      | Field mask that identifies the condition register fields that the <b>mtcrf</b> instruction updates                                                                                            |  |  |
| LI (6–29)                                                        | Immediate field that specifies a 24-bit signed two's complement integer that is concatenated on the right with 0b00 and sign-extended to 64 bits                                              |  |  |
| LK (31)                                                          | Link bit that indicates whether the link register (LR) is set.  0: Do not set the LR.  1: Set the LR. The sum of the value 4 and the address of the branch instruction is placed into the LR. |  |  |
| MB (21–25) and<br>ME (26–30)                                     | Fields that M-form rotate instructions use to specify a 64-bit mask consisting of 1s from bit MB+32 through bit ME+32 inclusive and 0s elsewhere                                              |  |  |
| mb (26    21–25)                                                 | Used in MD-form and MDS-form rotate instructions to specify the first 1-bit of a 64-bit mask                                                                                                  |  |  |
| me (26    21–25)                                                 | Used in MD-form and MDS-form rotate instructions to specify the last 1-bit of a 64-bit mask                                                                                                   |  |  |
| MO (6-10)                                                        | Specifies the subset of memory accesses that a Memory Barrier instruction (mbar) ordered                                                                                                      |  |  |
| NB (16–20)                                                       | Specifies the number of bytes to move in an immediate Move Assist instruction                                                                                                                 |  |  |
| OPCD (0-5)                                                       | Primary opcode field                                                                                                                                                                          |  |  |
| rA (11–15)                                                       | Specifies a GPR to be used as a source or as a target                                                                                                                                         |  |  |
| rB (16–20)                                                       | Specifies a GPR to be used as a source                                                                                                                                                        |  |  |
| Rc (31)                                                          | Record bit. 0: Do not alter the condition register. 1: Set condition register field 0 or field 1.                                                                                             |  |  |
| RS (6-10)                                                        | Specifies a GPR to be used as a source                                                                                                                                                        |  |  |
| rD (6-10)                                                        | Specifies a GPR to be used as a target                                                                                                                                                        |  |  |
| SH (16–20)                                                       | Specifies a shift amount in Rotate Word Immediate and Shift Word Immediate instructions                                                                                                       |  |  |
| sh (30    16–20)                                                 | Specifies a shift amount in Rotate Doubleword Immediate and Shift Doubleword Immediate instructions                                                                                           |  |  |
| SIMM (16–31)                                                     | Immediate field that specifies a 16-bit signed integer                                                                                                                                        |  |  |
| SPRN (16-<br>20ll11-15)                                          | Specifies an SPR for <b>mtspr</b> and <b>mfspr</b> instructions                                                                                                                               |  |  |
| TO (6–10)                                                        | Specifies the conditions on which to trap                                                                                                                                                     |  |  |
| UIMM (16–31)                                                     | Immediate field that specifies a 16-bit unsigned integer                                                                                                                                      |  |  |
| WS (18–20)                                                       | Specifies a word in the TLB entry that is being accessed                                                                                                                                      |  |  |
| XO (21–29, 21–<br>30, 22–30, 26–<br>30, 27–29, 27–<br>30, 28–31) | Extended opcode field                                                                                                                                                                         |  |  |

PM0045 SPE operations

## 3.4 Description of instruction operation

A series of statements that use a semi-formal language at the register transfer level (RTL) describes the operation of most instructions. RTL uses the general notation that is shown in *Table 4* and *Table 5* and conventions that are specific to RTL, shown in *Table 6*. *Figure 3 on page 29* gives an example. Some of this notation is used in the formal descriptions of instructions.

The RTL descriptions cover the normal execution of the instruction, except that the standard settings of the condition register, integer exception register, floating-point status, and control register are not always shown. (Nonstandard setting of these registers, such as the setting of the condition register field 0 by the **stwcx** instruction, is shown.) The RTL descriptions do not cover all cases in which the interrupt may be invoked, or for which the results are boundedly undefined, and may not cover all invalid forms.

RTL descriptions specify the architectural transformation that the execution of an instruction performs. They do not imply any particular implementation.

Table 6. RTL notation

| Notation                                        | Notation Meaning                                                       |  |
|-------------------------------------------------|------------------------------------------------------------------------|--|
| <b>←</b>                                        | Assignment                                                             |  |
| ← <sub>f</sub>                                  | Assignment in which the data may be reformatted in the target location |  |
| ٦                                               | NOT logical operator (one's complement)                                |  |
| +                                               | Two's complement addition                                              |  |
| _                                               | Two's complement subtraction, unary minus                              |  |
| ×                                               | Multiplication                                                         |  |
| ÷                                               | Division (yielding quotient)                                           |  |
| +dp                                             | Floating-point addition, result rounded to double-precision            |  |
| -dp                                             | Floating-point subtraction, result rounded to double-precision         |  |
| × <sub>dp</sub>                                 | Floating-point multiplication, product rounded to double-precision     |  |
| ÷dp                                             | Floating-point division quotient, rounded to double-precision          |  |
| + <sub>sp</sub>                                 | Floating-point addition, result rounded to single-precision            |  |
| -sp                                             | Floating-point subtraction, result rounded to single-precision         |  |
| ×sf                                             | Signed fractional multiplication                                       |  |
| × <sub>si</sub>                                 | Signed integer multiplication                                          |  |
| × <sub>sp</sub>                                 | Floating-point multiplication, result rounded to single-precision      |  |
| ÷sp                                             | Floating-point division, result rounded to single-precision            |  |
| × <sub>fp</sub>                                 | Floating-point multiplication to infinite precision (no rounding)      |  |
| × <sub>ui</sub> Unsigned integer multiplication |                                                                        |  |
| FPSquareRoot-Double(x)                          | Floating-point $\sqrt{x}$ , result rounded to double-precision         |  |
| FPSquareRoot-Single(x)                          | Floating-point $\sqrt{x}$ , result rounded to single-precision         |  |
| FPReciprocal-Estimate(x)                        | Floating-point estimate of $\frac{1}{x}$                               |  |

SPE operations PM0045

Table 6. RTL notation (continued)

| Notation                                                                            | Meaning                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPReciprocal-<br>SquareRoot-<br>Estimate(x)                                         | Floating-point estimate of $\frac{1}{\sqrt{x}}$                                                                                                                                                                                          |
| Allocate-DataCache-<br>Block(x)                                                     | If the block containing the byte addressed by x does not exist in the data cache, allocate a block in the data cache and set the contents of the block to 0.                                                                             |
| Flush-DataCache-<br>Block(x)                                                        | If the block containing the byte addressed by x exists in the data cache and is dirty, the block is written to main memory and is removed from the data cache.                                                                           |
| Invalidate-DataCache-<br>Block(x)                                                   | If the block containing the byte addressed by x exists in the data cache, the block is removed from the data cache.                                                                                                                      |
| Store-DataCache-Block(x)                                                            | If the block containing the byte addressed by x exists the data cache and is dirty, the block is written to main memory but may remain in the data cache.                                                                                |
| Prefetch-DataCache-<br>Block(x,y)                                                   | If the block containing the byte addressed by x does not exist in the portion of the data cache specified by y, the block in memory is copied into the data cache.                                                                       |
| Prefetch-ForStore-<br>DataCache-Block(x,y)                                          | If the block containing the byte addressed by x does not exist in the portion of the data cache specified by y, the block in memory is copied into the data cache and made exclusive to the processor that is executing the instruction. |
| ZeroDataCache-Block(x)                                                              | The contents of the block containing the byte addressed by $\boldsymbol{x}$ in the data cache is cleared.                                                                                                                                |
| Invalidate-Instruction-<br>CacheBlock(x)                                            | If the block containing the byte addressed by x is in the instruction cache, the block is removed from the instruction cache.                                                                                                            |
| Prefetch-Instruction-<br>CacheBlock(x,y)                                            | If the block containing the byte addressed by x does not exist in the portion of the instruction cache specified by y, the block in memory is copied into the instruction cache.                                                         |
| =, ≠                                                                                | Equal to, Not Equal to relations                                                                                                                                                                                                         |
| <, ≤, >, ≥                                                                          | Signed comparison relations                                                                                                                                                                                                              |
| < <sub>u</sub> , > <sub>u</sub>                                                     | Unsigned comparison relations                                                                                                                                                                                                            |
| ?                                                                                   | Unordered comparison relation                                                                                                                                                                                                            |
| &,                                                                                  | AND, OR logical operators                                                                                                                                                                                                                |
| ⊕, ≡                                                                                | Exclusive OR, Equivalence logical operators ((a≡b) = (a⊕¬b))                                                                                                                                                                             |
| ABS(x)                                                                              | Absolute value of x                                                                                                                                                                                                                      |
| APID(x)                                                                             | Returns an implementation-dependent information on the presence and status of the auxiliary processing extensions specified by x                                                                                                         |
| CEIL(x)                                                                             | Least integer ≥ x                                                                                                                                                                                                                        |
| CnvtFP32Tol32Sat(fp, signed,upper_lower,round , , , , , , , , , , , , , , , , , , , |                                                                                                                                                                                                                                          |
| fractional)                                                                         |                                                                                                                                                                                                                                          |

PM0045 SPE operations

Table 6. RTL notation (continued)

| Notation Meaning                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cnvtl32ToFP32Sat<br>(v,signed,upper_lower,<br>fractional) | Converts a 32 bit integer to a 32 bit floating point number if possible, otherwise it saturates.                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EXTS(x)                                                   | Result of extending x on the left with signed bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| EXTZ(x)                                                   | Result of extending x on the left with zeros                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| GPR(x)                                                    | General purpose register x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| MASK(x, y)                                                | Mask that has ones in bit positions x through y (wrapping if x>y) and zeros elsewhere                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| MEM(x,1)                                                  | Contents of the byte of memory located at address x                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MEM(x,y)(for y={2,4,8})                                   | Contents of y bytes of memory starting at address x.  If big-endian memory, the byte at address x is the MSB and the byte at address x+y-1 is the LSB of the value being accessed.  If little-endian memory, the byte at address x is the LSB and the byte at address x+y-1 is the MSB of the value being accessed.                                                                                                                                                                                                    |
| MOD(x,y)                                                  | Modulo y of x (remainder of x divided by y)                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ROTL32(x, y)                                              | Result of rotating the value xllx left y positions, where x is 32 bits long                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SINGLE(x)                                                 | Result of converting x from floating-point double format to floating-point single format                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SPREG(x)                                                  | Special-purpose register x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TRAP                                                      | Invoke a trap-type program interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| characterization                                          | Reference to setting status bits in a standard way that is explained in the text                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| undefined                                                 | Undefined value that may vary between implementations and between different executions on the same implementation                                                                                                                                                                                                                                                                                                                                                                                                      |
| CIA                                                       | Current instruction address, which is the address of the instruction that is described in RTL. Used by relative branches to set the next instruction address (NIA) and by branch instructions with LK=1 to set the LR. CIA does not correspond to any architected register.                                                                                                                                                                                                                                            |
| NIA                                                       | Next instruction address, and the address of the next instruction to be executed. For a successful branch, the next instruction address is the branch target address: in RTL, indicated by assigning a value to NIA. For other instructions that cause non-sequential instruction fetching, the RTL is similar. For instructions that do not branch, and do not otherwise cause instruction fetching to be non-sequential, the next instruction address is CIA+4. NIA does not correspond to any architected register. |
| if then else                                              | Conditional execution indenting shows range; else is optional.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| do                                                        | Do loop, indenting shows range. 'To' and/or 'by' clauses specify incrementing an iteration variable, and a 'while' clause gives termination conditions.                                                                                                                                                                                                                                                                                                                                                                |
| leave                                                     | Leave innermost do loop, or do loop described in leave statement                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

SPE operations PM0045

*Table 7* summarizes precedence rules for RTL operators. Operators that are higher in the table are applied before those that are lower in the table. Operators at the same level in the table associate from left to right, from right to left, or not at all, as shown. (For example, the – operator associates from left to right, so a-b-c=(a-b)-c.) Using parentheses can increase clarity or override the evaluation order that the table implies; parenthesized expressions are evaluated before serving as parameters.

Table 7. Operator precedence

| Operators                                                        | Associativity |
|------------------------------------------------------------------|---------------|
| Subscript, function evaluation                                   | Left to right |
| Pre-superscript (replication), post-superscript (exponentiation) | Right to left |
| unary –, –                                                       | Right to left |
| ×, ÷                                                             | Left to right |
| +, -                                                             | Left to right |
| II                                                               | Left to right |
| =, ≠, <, ≤, >, ≥, < <sub>U</sub> , > <sub>U</sub> , ?            | Left to right |
| &, ⊕, ≡                                                          | Left to right |
| I                                                                | Left to right |
| : (range)                                                        | None          |
| ←                                                                | None          |

#### 3.5 Intrinsics

The rest of this chapter describes individual instructions, which are listed in alphabetical order by mnemonic. *Figure 3* shows the format for instruction description pages.

PM0045 SPE operations

Figure 3. Instruction description



#### 3.5.1 Intrinsic definitions

For saturation, left shifts, and bit reversal, the pseudo RTL is provided here to more accurately describe those functions that are referenced in the instruction pseudo RTL.

#### Saturation

```
SATURATE(overflow, carry, saturated_underflow, saturated_overflow,
value)
if overflow then
    if carry then
        return saturated_underflow
    else
        return saturated_overflow
else
    return value
```

SPE operations PM0045

#### Shift

```
SL(value, cnt)
if cnt > 31 then
    return 0
else
    return (value << cnt)</pre>
```

#### Bit reverse

```
\begin{split} & \texttt{BITREVERSE}\,(\texttt{value}) \\ & \texttt{result} \leftarrow 0 \\ & \texttt{mask} \leftarrow 1 \\ & \texttt{shift} \leftarrow 31 \\ & \texttt{cnt} \leftarrow 32 \\ & \texttt{while} \; \texttt{cnt} \, > 0 \; \texttt{then} \; \texttt{do} \\ & \texttt{t} \; \leftarrow \texttt{data} \; \& \; \texttt{mask} \\ & \texttt{if} \; \texttt{shift} \, > = 0 \; \texttt{then} \\ & & \texttt{result} \; \leftarrow (\texttt{t} \; << \; \texttt{shift}) \; \mid \; \texttt{result} \\ & \texttt{else} \\ & & & \texttt{result} \; \leftarrow (\texttt{t} \; >> \; -\texttt{shift}) \; \mid \; \texttt{result} \\ & & & \texttt{cnt} \; \leftarrow \texttt{cnt} \; - \; 1 \\ & & & & \texttt{shift} \; \leftarrow \texttt{shift} \; - \; 2 \\ & & & & & \texttt{mask} \; \leftarrow \texttt{mask} \; << \; 1 \\ & & & & \texttt{return} \; \texttt{result} \end{split}
```

30/315 Doc ID 13881 Rev 3

PM0045 brinc

## brinc

Bit reversed increment

```
\begin{array}{lll} \textbf{d = \_brinc(a,b)} \\ n \leftarrow \texttt{MASKBITS} & // \texttt{Imp dependent \# of mask bits} \\ \texttt{mask} \leftarrow b_{64\text{-}n:63} & // \texttt{Least sig. n bits of register} \\ \texttt{temp0} \leftarrow a_{64\text{-}n:63} \\ \texttt{temp1} \leftarrow \texttt{bitreverse(1 + bitreverse(a | (\neg mask)))} \\ \texttt{d} \leftarrow a_{0:63\text{-}n} \mid \mid (\texttt{d \& mask}) \end{array}
```

**brinc** provides a way for software to access FFT data in a bit-reversed manner. Parameter a contains the index into a buffer that contains data on which FFT is to be performed. Parameter b contains a mask that allows the index to be updated with bit-reversed addressing. Typically this instruction precedes a load with index instruction; for example,

```
brinc r2, r3, r4
lhax r8, r5, r2
```

Parameter b contains a bit-mask that is based on the number of points in an FFT. To access a buffer containing n byte sized data that is to be accessed with bit-reversed addressing, the mask has  $\log_2 n$  1s in the least significant bit positions and 0s in the remaining most significant bit positions. If, however, the data size is a multiple of a half word or a word, the mask is constructed so that the 1s are shifted left by  $\log_2$  (size of the data) and 0s are placed in the least significant bit positions. *Table 8* shows example values of masks for different data sizes and number of data.

Table 8. Data samples and sizes

| Number of data samples | Byte        | Half word   | Word         | Double word   |
|------------------------|-------------|-------------|--------------|---------------|
| 8                      | 00000000111 | 00000001110 | 000000011100 | 0000000111000 |
| 16                     | 00000001111 | 00000011110 | 000000111100 | 0000001111000 |
| 32                     | 00000011111 | 00000111110 | 000001111100 | 0000011111000 |
| 64                     | 00000111111 | 00001111110 | 000011111100 | 0000111111000 |

Table 9. \_\_brinc (registers altered by).

| d        | а        | b        | Maps to     |
|----------|----------|----------|-------------|
| uint32_t | uint32_t | uint32_t | brinc d,a,b |

Architecture Note: An implementation can restrict the number of bits specified in a mask. The number of bits in a mask may not exceed 32.

Architecture Note: This instruction only modifies the lower 32 bits of the destination register in 32-bit implementations. For 64-bit implementations in 32-bit mode, the contents of the upper 32 bits of the destination register are undefined.

Architecture Note: Execution of brinc does not cause SPE Unavailable exceptions, regardless of the state of MSRSPE.

\_\_ev\_abs PM0045

# \_\_ev\_abs

Vector Absolute Value

$$d = \underline{\quad} ev_abs(a)$$

$$\begin{aligned} &\mathbf{d_{0:31}} \leftarrow \mathbf{ABS} \ (\mathbf{a_{0:31}}) \\ &\mathbf{d_{32:63}} \leftarrow \mathbf{ABS} \ (\mathbf{a_{32:63}}) \end{aligned}$$

The absolute value of each element of a parameter is placed in the corresponding elements of parameter d. An absolute value of 0x8000\_0000 (most negative number) returns 0x8000\_0000. No overflow is detected.

Figure 4. Vector absolute value (\_\_ev\_abs)



Table 10. \_\_ev\_abs (registers altered by).

| d           | а           | Maps to   |
|-------------|-------------|-----------|
| ev64_opaque | ev64_opaque | evabs d,a |

PM0045 \_\_ev\_addiw

# \_\_ev\_addiw

Vector Add Immediate Word

d= \_\_ev\_addiw (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow a_{0:31} \text{ + EXTZ (b)// Modulo sum} \\ d_{32:63} \leftarrow a_{32:63} \text{ + EXTZ (b)// Modulo sum} \end{array}$$

Parameter b is zero-extended and added to both the high and low elements of parameter a and the results are placed in the parameter d.

Note: The same value is added to both elements of the register.

Figure 5. Vector add immediate word (\_\_ev\_addiw)



Table 11. \_\_ev\_addiw (registers altered by).

| d           | а           | b                      | Maps to       |
|-------------|-------------|------------------------|---------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned literal | evaddiw d,a,b |

\_\_ev\_addsmiaaw PM0045

## \_ev\_addsmiaaw

Vector Add Signed, Modulo, Integer to Accumulator Word

```
\label{eq:def_def} \begin{split} & d = \_ev\_addsmiaaw \ (a) \\ // \ & high \\ & d_{0:31} \leftarrow ACC_{0:31} \ + \ a_{0:31//} \ low \\ & d_{32:63} \leftarrow ACC_{32:63} \ + \ a_{32:63} \\ // \ & update \ accumulator \\ & ACC_{0:63} \leftarrow d_{0:63} \end{split}
```

Each word element in parameter a is added to the corresponding element in the accumulator and the results are placed in parameter d and into the accumulator.

Other registers altered: ACC

Figure 6. Vector add signed, modulo, integer to accumulator word (ev\_addsmiaaw)



Table 12. \_\_ev\_addsmiaaw (registers altered by).

| d           | а           | Maps to         |
|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | evaddsmiaaw d,a |

PM0045 ev addssiaaw

## \_ev\_addssiaaw

Vector Add Signed, Saturate, Integer to Accumulator Word

```
\label{eq:decomposition} \begin{split} d &= \_\text{ev\_addssiaaw} \, (a) \\ // \, \text{high} \\ & \text{temp}_{0:63} \leftarrow \text{EXTS} \, (\text{ACC}_{0:31}) \, + \, \text{EXTS} \, (a_{0:31}) \\ & \text{ovh} \leftarrow \text{temp}_{31} \, \oplus \, \text{temp}_{32} \\ & \text{d}_{0:31} \leftarrow \text{SATURATE} \, (\text{ovh}, \, \text{temp}_{31}, \, 0\text{x}80000000, \, 0\text{x}7fffffff, \, \text{temp}_{32:63}) \\ // \, \, \text{low} \\ & \text{temp}_{0:63} \leftarrow \text{EXTS} \, (\text{ACC}_{32:63}) \, + \, \text{EXTS} \, (a_{32:63}) \\ & \text{ovl} \leftarrow \text{temp}_{31} \, \oplus \, \text{temp}_{32} \\ & \text{d}_{32:63} \leftarrow \text{SATURATE} \, (\text{ovl}, \, \text{temp}_{31}, \, 0\text{x}80000000, \, 0\text{x}7fffffff, \, \text{temp}_{32:63}) \\ & \text{ACC}_{0:63} \leftarrow \text{d}_{0:63} \\ & \text{SPEFSCR}_{\text{OVH}} \leftarrow \text{ovh} \\ & \text{SPEFSCR}_{\text{OVH}} \leftarrow \text{ovl} \\ & \text{SPEFSCR}_{\text{SOVH}} \leftarrow \text{SPEFSCR}_{\text{SOVH}} \mid \, \text{ovh} \\ & \text{SPEFSCR}_{\text{SOV}} \leftarrow \text{SPEFSCR}_{\text{SOV}} \mid \, \text{ovl} \end{split}
```

Each signed integer word element in parameter a is sign-extended and added to the corresponding sign-extended element in the accumulator, saturating if overflow or underflow occurs, and the results are placed in parameter d and the accumulator. Any overflow or underflow is recorded in the SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC





Table 13. \_\_ev\_addssiaaw (registers altered by).

| d           | а           | Maps to         |
|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | evaddssiaaw d,a |

\_\_ev\_addumiaaw PM0045

# \_ev\_addumiaaw

Vector Add Unsigned, Modulo, Integer to Accumulator Word

d = \_\_ev\_addumiaaw (a)

$$\begin{array}{l} \mathbf{d_{0:31}} \!\leftarrow\! \mathtt{ACC_{0:31}} + \mathbf{a_{0:31}} \\ \mathbf{d_{32:63}} \!\leftarrow\! \mathtt{ACC_{32:63}} + \mathbf{a_{32:63}} \end{array}$$

$$\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}$$

Each unsigned integer word element in the parameter a is added to the corresponding element in the accumulator and the results are placed in the parameter d and the accumulator.

Other registers altered: ACC

Figure 8. Vector add unsigned,modulo,integer to accumulator word (ev\_addumiaaw)



Table 14. \_\_ev\_addumiaaw (registers altered by).

| d           | а           | Maps to         |
|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | evaddumiaaw d,a |

PM0045 ev addusiaaw

#### \_ev\_addusiaaw

Vector Add Unsigned, Saturate, Integer to Accumulator Word

```
\label{eq:decomposition} \begin{split} d &= \_\text{ev\_addusiaaw} \text{ (a)} \\ // \text{ high} \\ &\text{temp}_{0:63} \leftarrow \text{EXTZ} (\text{ACC}_{0:31}) + \text{EXTZ} (\text{a}_{0:31}) \\ &\text{ovh} \leftarrow \text{temp}_{31} \\ &\text{d}_{0:31} \leftarrow \text{SATURATE} (\text{ovh, temp}_{31}, 0\text{xffffffff}, 0\text{xffffffff}, \text{temp}_{32:63}) \\ // \text{low} \\ &\text{temp}_{0:63} \leftarrow \text{EXTZ} (\text{ACC}_{32:63}) + \text{EXTZ} (\text{a}_{32:63}) \\ &\text{ovl} \leftarrow \text{temp}_{31} \\ &\text{d}_{32:63} \leftarrow \text{SATURATE} (\text{ovl, temp}_{31}, 0\text{xfffffff}, 0\text{xfffffff}, \text{temp}_{32:63}) \\ &\text{ACC}_{0:63} \leftarrow \text{d}_{0:63} \\ &\text{SPEFSCR}_{\text{OVH}} \leftarrow \text{ovh} \\ &\text{SPEFSCR}_{\text{OVH}} \leftarrow \text{ovl} \\ &\text{SPEFSCR}_{\text{SOVH}} \leftarrow \text{SPEFSCR}_{\text{SOVH}} \mid \text{ovh} \\ &\text{SPEFSCR}_{\text{SOV}} \leftarrow \text{SPEFSCR}_{\text{SOV}} \mid \text{ovl} \end{split}
```

Each unsigned integer word element in parameter a is zero-extended and added to the corresponding zero-extended element in the accumulator, saturating if overflow occurs, and the results are placed in parameter d and the accumulator. Any overflow is recorded in the SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC

Figure 9. Vector add unsigned, saturate, integer to accumulator word (ev\_addusiaaw)



Table 15. \_\_ev\_addusiaaw (registers altered by).

| d           | а           | Maps to         |
|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | evaddusiaaw d,a |

\_\_ev\_addw PM0045

# \_\_ev\_addw

Vector Add Word

d = \_\_ev\_addw (a,b)

$$\begin{array}{l} d_{\text{0:31}} \leftarrow a_{\text{0:31}} + b_{\text{0:31}} / / \text{ Modulo sum} \\ d_{\text{32:63}} \leftarrow a_{\text{32:63}} + b_{\text{32:63}} / / \text{ Modulo sum} \end{array}$$

The corresponding elements of parameters a and b are added, and the results are placed in parameter d. The sum is a modulo sum.

Figure 10. Vector add word (\_\_ev\_addw)



Table 16. \_\_ev\_addw (registers altered by).

| d           | а           | b           | Maps to      |
|-------------|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evaddw d,a,b |

PM0045 \_\_ev\_all\_eq

# \_\_ev\_all\_eq

Vector All Equal

$$\label{eq:def} \begin{split} d = & \_ev\_all\_eq(a,b) \\ \text{if ($a_{0:31} = b_{0:31}$) \& ($a_{32:63} = b_{32:63}$)) then $d \leftarrow true$ \\ else $d \leftarrow false \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b and the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 11. Vector all equal (\_\_ev\_all\_eq)



Table 17. \_\_ev\_all\_eq (registers altered by).

| d     | а           | b           | Maps to       |
|-------|-------------|-------------|---------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpeq x,a,b |

\_\_ev\_all\_fs\_eq PM0045

# \_\_ev\_all\_fs\_eq

Vector All Floating-Point Equal

$$\label{eq:def_def} \begin{split} d &= \_ev\_all\_fs\_eq(a,b) \\ &\text{if (} (a_{0:31} = b_{0:31}) \& (a_{32:63} = b_{32:63})) \text{ then } d \leftarrow \texttt{true} \\ &\text{else } d \leftarrow \texttt{false} \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b and the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 12. Vector all floating-point equal (\_\_ev\_all\_fs\_eq)



Table 18. \_\_ev\_all\_fs\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmplt x,a,b |

PM0045 \_\_ev\_all\_fs\_gt

# \_\_ev\_all\_fs\_gt

Vector All Floating-Point Greater Than

$$\label{eq:def_def} \begin{split} d = & \_ev\_all\_fs\_gt(a,b) \\ \text{if ($a_{0:31} > b_{0:31}$) \& ($a_{32:63} > b_{32:63}$)) then $d \leftarrow true$ \\ \text{else $d \leftarrow false} \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b and the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 13. Vector all floating-point greater than (\_\_ev\_all\_fs\_gt)



Table 19. \_\_ev\_all\_fs\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpgt x,a,b |

\_\_ev\_all\_fs\_lt PM0045

# \_\_ev\_all\_fs\_lt

Vector All Floating-Point Less Than

$$\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_all\_fs\_lt(a,b)} \\ &\texttt{if (} (a_{0:31} < b_{0:31}) \& (a_{32:63} < b_{32:63})) \texttt{ then } d \leftarrow \texttt{true} \\ &\texttt{else } d \leftarrow \texttt{false} \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are less than the upper 32 bits of parameter b, and the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 14. Vector all floating-point less than (\_\_ev\_all\_fs\_lt)



Table 20. \_\_ev\_all\_fs\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmplt x,a,b |

PM0045 \_\_ev\_all\_fs\_tst\_eq

#### \_\_ev\_all\_fs\_tst\_eq

Vector All Floating-Point Test Equal

$$d = \underline{\quad} ev_all_fs_tst_eq(a,b)$$

if ( 
$$(a_{0:31}$$
 =  $_{unsigned}$   $b_{0:31}) & (a_{32:63}$  =  $_{unsigned}$   $b_{32:63})) then  $d \leftarrow true$  else  $d \leftarrow false$$ 

This intrinsic returns true if both the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b, and the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_all\_fs\_eq because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_all\_fs\_eq instead.

Figure 15. Vector all floating-point test equal (\_\_ev\_all\_fs\_tst\_eq)



Table 21. \_\_ev\_all\_fs\_tst\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststeq x,a,b |

\_\_ev\_all\_fs\_tst\_gt PM0045

#### ev\_all\_fs\_tst\_gt

Vector All Floating-Point Test Greater Than

$$\label{eq:def_def} \begin{split} d = & \_ev\_all\_fs\_tst\_gt(a,b) \\ \text{if (} (a_{0:31} > b_{0:31}) & (a_{32:63} > b_{32:63})) \text{ then } d \leftarrow \text{true} \\ \text{else } d & \leftarrow \text{false} \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b and the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_all\_fs\_gt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_all\_fs\_gt instead.

Figure 16. Vector all floating-point test greater than (\_\_ev\_all\_fs\_tst\_gt)



Table 22. \_\_ev\_all\_fs\_tst\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststgt x,a,b |

PM0045 \_\_ev\_all\_fs\_tst\_lt

#### \_ev\_all\_fs\_tst\_lt

Vector All Floating-Point Test Less Than

$$\label{eq:def_def} \begin{split} d = & \_ev\_all\_fs\_tst\_lt(a,b) \\ & \text{if ( } (a_{0:31} < b_{0:31}) \text{ & } (a_{32:63} < b_{32:63}) ) \text{ then } d \leftarrow \text{true} \\ & \text{else } d \leftarrow & \text{false} \end{split}$$

This intrinsic returns true if both the upper 32 bits of parameter a are less than the upper 32 bits of parameter b and the lower 32 bits of parameter a are less than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_all\_fs\_lt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_all\_fs\_lt instead.

Figure 17. Vector all floating-point test less than (\_\_ev\_all\_fs\_tst\_lt)



Table 23. \_\_ev\_all\_fs\_tst\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststlt x,a,b |

\_\_ev\_all\_gts PM0045

# \_\_ev\_all\_gts

Vector All Greater Than Signed

if ( 
$$(a_{0:31}>_{\text{signed}}b_{0:31})$$
 &  $(a_{32:63}>_{\text{signed}}b_{32:63}))$  then  $d\leftarrow$  true else d  $\leftarrow$  false

This intrinsic returns true if both the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b and the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 18. Vector all greater than signed (\_\_ev\_all\_gts)



Table 24. \_\_ev\_all\_gts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgts x,a,b |

PM0045 \_\_ev\_all\_gtu

# \_\_ev\_all\_gtu

Vector All Elements Greater Than Unsigned

$$d = \underline{\quad} ev_all_gtu(a,b)$$

if ( 
$$(a_{0:31} >_{unsigned}\ b_{0:31})$$
 &  $(a_{32:63} >_{unsigned}\ b_{32:63}))$  then  $d \leftarrow true$  else a  $\leftarrow false$ 

This intrinsic returns true if both the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b and the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 19. Vector all greater than unsigned (\_\_ev\_all\_gtu)



Table 25. \_\_ev\_all\_gtu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgtu x,a,b |

\_\_ev\_all\_lts PM0045

# \_\_ev\_all\_lts

Vector All Elements Less Than Signed

$$d = \underline{\quad} ev_all_lts(a,b)$$

if ( 
$$(a_{0:31} <_{signed} b_{0:31})$$
 &  $(a_{32:63} <_{signed} b_{32:63}))$  then  $d \leftarrow$  true else  $d \leftarrow false$ 

This intrinsic returns true if both the upper 32 bits of parameter a are less than the upper 32 bits of parameter b and the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 20. Vector all less than signed (\_\_ev\_all\_lts)



Table 26. \_\_ev\_all\_lts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmplts x,a,b |

PM0045 \_\_ev\_all\_ltu

# \_\_ev\_all\_ltu

Vector All Elements Less Than Unsigned

```
\label{eq:decomposition} \begin{split} \textbf{d} = & \_\texttt{ev\_all\_ltu(a,b)} \\ \text{if (} & (a_{0:31} <_{unsigned} b_{0:31}) & \& & (a_{32:63} <_{unsigned} b_{32:63}) \,) \\ \text{ then } & d \leftarrow \texttt{true} \\ \text{else } & d \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if both the upper 32 bits of parameter a are less than the upper 32 bits of parameter b and the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 21. Vector all less than unsigned (\_\_ev\_all\_ltu)



Table 27. \_\_ev\_all\_ltu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpltu x,a,b |

\_\_ev\_and PM0045

# \_\_ev\_and

Vector AND

d = \_\_ev\_and (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow a_{0:31} \text{ \& } b_{0:31} \text{ // Bitwise AND} \\ d_{32:63} \leftarrow a_{32:63} \text{ \& } b_{32:63} \text{// Bitwise AND} \end{array}$$

The corresponding elements of parameters a and b are ANDed bitwise, and the results are placed in the corresponding element of parameter d.

Figure 22. Vector AND (\_\_ev\_and)



Table 28. \_\_ev\_and (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evand d,a,b |

PM0045 \_\_ev\_andc

## \_\_ev\_andc

Vector AND with Complement

$$d = \underline{\quad} ev_andc(a,b)$$

$$\begin{array}{l} {\bf d_{0\,;\,31}} \leftarrow {\bf a_{0\,;\,31}} \text{ \& } (\neg {\bf b_{0\,;\,31}}) \text{ // Bitwise ANDC} \\ {\bf d_{32\,:\,63}} \leftarrow {\bf a_{32\,:\,63}} \text{ \& } (\neg {\bf b_{32\,:\,63}}) \text{ // Bitwise ANDC} \end{array}$$

The word elements of parameter a and are ANDed bitwise with the complement of the corresponding elements of parameter b. The results are placed in the corresponding element of parameter d.

Figure 23. Vector AND with complement (\_\_ev\_andc)



Table 29. \_\_ev\_andc (registers altered by).

| d           | а           | b           | Maps to      |
|-------------|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evandc d,a,b |

\_\_ev\_any\_eq PM0045

#### \_\_ev\_any\_eq

Vector Any Equal

$$\label{eq:def_def} \begin{split} d &= \_ev\_any\_eq(a,b) \\ &\text{if (} (a_{0\,;\,31} = b_{0\,:\,31}) \ | \ (a_{32\,:\,63} = b_{32\,:\,63})) \text{ then } d \leftarrow \text{true} \\ &\text{else } d \leftarrow \text{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b or the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 24. Vector any equal (\_\_ev\_any\_eq)



Table 30. \_\_ev\_any\_eq (registers altered by).

| d     | а           | b           | Maps to       |
|-------|-------------|-------------|---------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpeq x,a,b |

PM0045 \_\_ev\_any\_fs\_eq

## \_\_ev\_any\_fs\_eq

Vector Any Floating-Point Equal

$$\label{eq:def_def} \begin{split} d &= \_ev\_any\_fs\_eq(a,b) \\ &\text{if (} (a_{0:31} = b_{0:31}) \ | \ (a_{32:63} = b_{32:63})) \ \text{then } d \leftarrow \text{true} \\ &\text{else } d \leftarrow \text{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b or the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 25. Vector any floating-point equal (\_\_ev\_any\_fs\_eq)



Table 31. \_\_ev\_any\_fs\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpeq x,a,b |

\_\_ev\_any\_fs\_gt PM0045

## \_ev\_any\_fs\_gt

Vector Any Floating-Point Greater Than

$$\label{eq:def_def} \begin{split} d &= \_ev\_any\_fs\_gt(a,b) \\ &\text{if ( } (a_{0:31} > b_{0:31}) \text{ | } (a_{32:63} > b_{32:63})) \text{ then } d \leftarrow \texttt{true} \\ &\text{else } d \leftarrow \texttt{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b or the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 26. Vector any floating-point greater than (\_\_ev\_any\_fs\_gt)



Table 32. \_\_ev\_any\_fs\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpgt x,a,b |

PM0045 \_\_ev\_any\_fs\_lt

## \_\_ev\_any\_fs\_lt

Vector Any Floating-Point Less Than

$$\label{eq:def_def} \begin{split} d &= \_ev\_any\_fs\_lt(a,b) \\ &\text{if ( } (a_{0:31} < b_{0:31}) \ | \ (a_{32:63} < b_{32:63})) \ \text{then } d \leftarrow \text{true} \\ &\text{else } d \leftarrow \text{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are less than the upper 32 bits of parameter b or the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 27. Vector any floating-point less than (\_\_ev\_any\_fs\_lt)



Table 33. \_\_ev\_any\_fs\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmplt x,a,b |

\_\_ev\_any\_fs\_tst\_eq PM0045

### \_\_ev\_any\_fs\_tst\_eq

Vector Any Floating-Point Test Equal

$$\label{eq:def_def} \begin{split} d &= \_ev\_any\_fs\_tst\_eq(a,b) \\ &\text{if (} (a_{0:31} = b_{0:31}) \ | \ (a_{32:63} = b_{32:63})) \ \text{then } d \leftarrow \text{true} \\ &\text{else } d \leftarrow \text{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b or the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_any\_fs\_eq because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_any\_fs\_eq instead.

Figure 28. Vector any floating-point test equal (\_\_ev\_any\_fs\_tst\_eq)



Table 34. \_\_ev\_any\_fs\_tst\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststeq x,a,b |

PM0045 \_\_ev\_any\_fs\_tst\_gt

## \_\_ev\_any\_fs\_tst\_gt

Vector Any Floating-Point Test Greater Than

$$\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_any\_fs\_tst\_gt(a,b)} \\ &\text{if (} (\textbf{a}_{0:31} > \textbf{b}_{0:31}) \text{ | } (\textbf{a}_{32:63} > \textbf{b}_{2:63})) \text{ then } \textbf{d} \leftarrow \texttt{true} \\ &\text{else } \textbf{d} \leftarrow \texttt{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b or the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_any\_fs\_gt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_any\_fs\_gt instead.



Figure 29. Vector any floating-point test greater than (\_\_ev\_any\_fs\_tst\_gt)

Table 35. \_\_ev\_any\_fs\_tst\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststgt x,a,b |

\_\_ev\_any\_fs\_tst\_lt PM0045

### \_\_ev\_any\_fs\_tst\_lt

Vector Any Floating-Point Test Less Than

$$\label{eq:def_def} \begin{split} d = & \_ev\_any\_fs\_tst\_lt(a,b) \\ \text{if ( } (a_{0:31} < b_{0:31}) \ | \ | \ (a_{32:63} < b_{32:63})) \ \text{then } d \leftarrow \text{true} \\ \text{else } d \leftarrow & \text{false} \end{split}$$

This intrinsic returns true if either the upper 32 bits of parameter a are less than the upper 32 bits of parameter b or the lower 32 bits of parameter a are less than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_any\_fs\_It because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_any\_fs\_It instead.

Figure 30. Vector any floating-point test less than (\_\_ev\_any\_fs\_tst\_lt)



Table 36. \_\_ev\_any\_fs\_tst\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststlt x,a,b |

PM0045 \_\_ev\_any\_gts

#### \_\_ev\_any\_gts

Vector AND with Complement

$$d = \underline{\quad} ev_any_gts(a,b)$$

if ((a<sub>0:31</sub> ><sub>signed</sub> b<sub>0:31</sub>)|(a<sub>32:63</sub> ><sub>signed</sub> b<sub>32:63</sub>)) then d 
$$\leftarrow$$
 true else d  $\leftarrow$  false

This intrinsic returns true if either the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b or the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 31. Vector any greater than signed (\_\_ev\_any\_gts)



Table 37. \_\_ev\_any\_gts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgts x,a,b |

\_\_ev\_any\_gtu PM0045

### \_\_ev\_any\_gtu

Vector Any Element Greater Than Unsigned

 $d = \underline{\quad} ev_any_gtu(a,b)$ 

if (  $(a_{0:31}>_{unsigned}b_{0:31})$  |  $(a_{32:63}>_{unsigned}b_{32:63}))$  then  $d\leftarrow true$  else  $d{\leftarrow}false$ 

This intrinsic returns true if either the upper 32 bits of parameters a are greater than the upper 32 bits of parameter b or the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 32. Vector any greater than unsigned (\_\_ev\_any\_gtu)



Table 38. \_\_ev\_any\_gtu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgtu x,a,b |

PM0045 \_\_ev\_any\_lts

## \_\_ev\_any\_lts

Vector Any Element Less Than Signed

$$d = \underline{\quad} ev_any_lts(a,b)$$

if ( 
$$(a_{0:31} <_{signed} b_{0:31})$$
 |  $(a_{32:63} <_{signed} b_{32:63}))$  then  $d \leftarrow$  true else  $d \leftarrow false$ 

This intrinsic returns true if either the upper 32 bits of parameter a are less than the upper 32 bits of parameter b or the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 33. Vector any less than signed(\_\_ev\_any\_lts)



Table 39. \_\_ev\_any\_lts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmplts x,a,b |

\_\_ev\_any\_ltu PM0045

## \_\_ev\_any\_ltu

Vector Any Element Less Than Unsigned

$$d = \underline{\quad} ev_any_Itu(a,b)$$

if ( 
$$(a_{0:31} <_{unsigned} b_{0:31})$$
 |  $(a_{32:63} <_{unsigned} b_{32:63}))$  then  $d \leftarrow true$  else  $d \leftarrow false$ 

This intrinsic returns true if either the upper 32 bits of parameter a are less than the upper 32 bits of parameter b or the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 34. Vector any less than unsigned (\_\_ev\_any\_ltu)



Table 40. \_\_ev\_any\_ltu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpltu x,a,b |

PM0045 \_\_ev\_cntlsw

## \_\_ev\_cntlsw

Vector Count Leading Signed Bits Word

#### $d = \underline{\quad} ev\_cntlsw(a)$

The leading signed bits in each element of parameter a are counted, and the count is placed into each element of parameter d.

**evcntlzw** is used for unsigned parameters; **evcntlsw** is used for signed parameters.

Figure 35. Vector count leading signed bits word (\_\_ev\_cntlsw)



Table 41. \_\_ev\_cntlsw (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evcntlsw d,a |

\_\_ev\_cntlzw PM0045

# \_\_ev\_cntlzw

Vector Count Leading Zeros Word

#### $d = \underline{\quad} ev\_cntlzw(a)$

The leading zero bits in each element of parameter a are counted, and the respective count is placed into each element of parameter d.

Figure 36. Vector Count Leading Signed Bits Word (\_\_ev\_cntlzw)



Table 42. \_\_ev\_cntlzw (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evcntlzw d,a |

PM0045 ev divws

#### ev divws

Vector Divide Word Signed

```
d = \underline{\quad} ev\_divws (a,b)
    \texttt{dividendh} \leftarrow a_{\texttt{0:31}}
    \texttt{dividendl} \leftarrow a_{\texttt{32:63}}
    divisorh \leftarrow b_{0:31}
    \texttt{divisorl} \leftarrow \texttt{b}_{\texttt{32:63}}
    d_{0:31} \leftarrow dividendh \div divisorh
    d_{32:63} \leftarrow dividendl \div divisorl
    ovh \leftarrow 0
    ovl \leftarrow 0
    if ((dividendh < 0) & (divisorh = 0)) then
         \mathtt{d_{0:31}} \!\leftarrow \mathtt{0x800000000}
         ovh \leftarrow 1
    else if ((dividendh >= 0) & (divisorh = 0)) then
         \mathbf{d_{0:31}} \leftarrow \mathtt{0x7FFFFFF}
         ovh \leftarrow \mathbf{1}
    else if ((dividendh = 0x80000000) & (divisorh = 0xFFFF_FFFF))
then
         d_{0:31} \leftarrow 0x7FFFFFFF
         ovh \leftarrow \mathbf{1}
    if ((dividend1 < 0) & (divisor1 = 0)) then
         \mathtt{d_{32:63}}\!\leftarrow \mathtt{0x80000000}
         ovl \leftarrow 1
    else if ((dividendl >= 0) & (divisorl = 0)) then
         \texttt{d}_{\texttt{32:63}} \leftarrow \texttt{0x7FFFFFF}
         ovl \leftarrow 1
    else if ((dividendl = 0x80000000) & (divisorl = 0xFFFF_FFFF))
then
         \texttt{d}_{\texttt{32:63}} \leftarrow \texttt{0x7FFFFFF}
         ovl \leftarrow 1
    \mathtt{SPEFSCR}_{\mathtt{OVH}} \leftarrow \mathtt{ovh}
    \mathtt{SPEFSCR}_{OV} \leftarrow \mathtt{ovl}
    \mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \mid \mathtt{ovh}
    SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

The two dividends are the two elements of the contents of parameter a. The two divisors are the two elements of the contents of parameter b. The resulting two 32-bit quotients on each element are placed into parameter d. The remainders are not supplied. Parameters and quotients are interpreted as signed integers. If overflow, underflow, or divide by zero occurs, the overflow and summary overflow SPEFSCR bits are set. Note that any overflow indication is always set as a side effect of this instruction. No form is defined that disables the setting of the overflow bits. In case of overflow, a saturated value is delivered into the destination register.

Figure 37. Vector divide word signed (\_\_ev\_divws)



Table 43. \_\_ev\_divws (registered altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evdivws d,a,b |

PM0045 \_\_ev\_divwu

#### \_\_ev\_divwu

Vector Divide Word Unsigned

```
d = \underline{\quad} ev_{divwu}(a,b)
      \mathtt{dividendh} \leftarrow \mathbf{a_{0:31}}
      \texttt{dividendl} \; \leftarrow \; a_{\texttt{32:63}}
      divisorh \leftarrow b_{0:31}
      \texttt{divisorl} \, \leftarrow \, \texttt{b}_{\texttt{32:63}}
      d_{0:31} \leftarrow dividendh \div divisorh
      \texttt{d}_{\texttt{32:63}} \leftarrow \texttt{dividendl} \, \div \, \texttt{divisorl}
      ovh \; \leftarrow \; 0
      \texttt{ovl} \; \leftarrow \; \texttt{0}
      if (divisorh = 0) then
            d_{0:31} = 0xFFFFFFF
            ovh \leftarrow 1
      if (divisorl = 0) then
              d_{32:63} \leftarrow 0xFFFFFFFF
              \texttt{ovl} \, \leftarrow \, \texttt{1}
      \mathtt{SPEFSCR}_{\mathtt{OVH}} \, \leftarrow \, \mathtt{ovh}
      \mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
      \mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \mid \mathtt{ovh}
      \mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \mid \mathtt{ovl}
```

The two dividends are the two elements of the contents of parameter a. The two divisors are the two elements of the contents of parameter b. Two 32-bit quotients are formed as a result of the division on each of the high and low elements and the quotients are placed into parameter d. Remainders are not supplied. Parameters and quotients are interpreted as unsigned integers. If a divide by zero occurs, the overflow and summary overflow SPEFSCR bits are set. Note that any overflow indication is always set as a side effect of this instruction. No form is defined that disables the setting of the overflow bits. In case of overflow, a saturated value is delivered into the destination register.





Table 44. \_\_ev\_divwu (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evdivwu d,a,b |

\_\_ev\_eqv PM0045

#### \_\_ev\_eqv

Vector Equivalent

$$d = \underline{\quad} ev_eqv (a,b)$$

$$\begin{array}{l} d_{\text{0:31}} \leftarrow a_{\text{0:31}} \equiv b_{\text{0:31}} \text{ // Bitwise XNOR} \\ d_{\text{32:63}} \leftarrow a_{\text{32:63}} \equiv b_{\text{32:63}} \text{ // Bitwise XNOR} \end{array}$$

The corresponding elements of parameters a and b are XNORed bitwise, and the results are placed in the parameter d.

Figure 39. Vector equivalent (\_\_ev\_eqv)



Table 45. \_\_ev\_eqv (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | eveqv d,a,b |

PM0045 \_\_ev\_extsb

### \_\_ev\_extsb

Vector Extend Sign Byte

$$\begin{array}{l} {\tt d_{0:31}} \leftarrow {\tt EXTS\,(a_{24:31})} \\ {\tt d_{32:63}} \leftarrow {\tt EXTS\,(a_{56:63})} \end{array}$$

The signs of the byte in each of the elements in parameter a are extended, and the results are placed in the parameter d.

Figure 40. Vector extend sign byte (\_\_ev\_extsb)



Table 46. \_\_ev\_extsb (registers altered by).

| d           | а           | Maps to     |
|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | evextsb d,a |

\_\_ev\_extsh PM0045

### \_ev\_extsh

Vector Extend Sign Half Word

$$\begin{array}{l} {\tt d_{0:31}} \leftarrow {\tt EXTS\,(a_{16:31})} \\ {\tt d_{32:63}} \leftarrow {\tt EXTS\,(a_{48:63})} \end{array}$$

The signs of the half words in each of the elements in parameter a are extended, and the results are placed into parameter d.

Figure 41. Vector extend sign half word (\_\_ev\_extsh)



Table 47. \_\_ev\_extsh (registers altered by).

| d           | а           | Maps to     |
|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | evextsh d,a |

PM0045 \_\_ev\_fsabs

# \_\_ev\_fsabs

Vector Floating-Point Absolute Value

$$\begin{array}{l} d_{0:31} \leftarrow \text{ 0b0 } \mid \mid \ a_{1:31} \\ d_{32:63} \leftarrow \text{ 0b0 } \mid \mid \ a_{33:63} \end{array}$$

The signed bits of each element of parameter a are cleared, and the result is placed into parameter d. No exceptions are taken during the execution of this instruction.

Figure 42. Vector floating-point absolute value (\_\_ev\_fsabs)



Table 48. \_\_ev\_fsabs (registers altered by).

| d           | а           | Maps to     |
|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | evtsabs d,a |

\_\_ev\_fsadd PM0045

#### \_\_ev\_fsadd

Vector Floating-Point Add

$$d = \underline{\quad} ev_fsadd(a,b)$$

$$\begin{array}{l} \textbf{d_{0:31}} \leftarrow \textbf{a_{0:31}} +_{sp} \textbf{b_{0:31}} \\ \textbf{d_{32:63}} \leftarrow \textbf{a_{32:63}} +_{sp} \textbf{b_{32:63}} \end{array}$$

The single-precision floating-point value of each element of parameter a is added to the corresponding element in parameter b, and the results are placed in parameter d.

If an overflow condition is detected or the contents of parameters a or b are NaN or Infinity, the result is an appropriately signed maximum floating-point value.

If an underflow condition is detected, the result is an appropriately signed floating-point 0.

The following status bits are set in the SPEFSCR:

- FINV, FINVH if the contents of rA or rB are +inf, -inf, Denorm, or NaN
- FOFV, FOFVH if an overflow occurs
- FUNF, FUNFH if an underflow occurs
- FINXS, FG, FGH, FX, FXH if the result is inexact or overflow occurred and overflow exceptions are disabled

Figure 43. Vector floating-point add (\_\_ev\_fsadd)



Table 49. \_\_ev\_fsadd (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evfsadd d,a,b |

PM0045 \_\_ev\_fscfsf

### \_\_ev\_fscfsf

Vector Convert Floating-Point from Signed Fraction

```
d = __ev_fscfsf (a)
```

```
\begin{aligned} &d_{0:31} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{0:31}, \ \texttt{SIGN}, \ \texttt{UPPER}, \ \texttt{F}) \\ &d_{32:63} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{32:63}, \ \texttt{SIGN}, \ \texttt{LOWER}, \ \texttt{F}) \end{aligned}
```

The signed fractional values in each element of parameter a are converted to the nearest single-precision floating-point value using the current rounding mode and placed in parameter d.

The following status bits are set in the SPEFSCR:

FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 44. Vector convert floating-point from signed fraction (\_\_ev\_fscfsf)



Table 50. \_\_ev\_fscfsf (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtscfsf d,a |

\_\_ev\_fscfsi PM0045

## \_\_ev\_fscfsi

Vector Convert Floating-Point from Signed Integer d = \_\_ev\_fscfsi (a)

```
\begin{aligned} &d_{0:31} \leftarrow \texttt{CnvtSI32ToFP32Sat}(a_{0:31}, \ \texttt{SIGN}, \ \texttt{UPPER}, \ \texttt{I}) \\ &d_{32:63} \leftarrow \texttt{CnvtSI32ToFP32Sat}(a_{32:63}, \ \texttt{SIGN}, \ \texttt{LOWER}, \ \texttt{I}) \end{aligned}
```

The signed integer values in each element in parameter a are converted to the nearest single-precision floating-point value using the current rounding mode and placed in parameter d.

The following status bits are set in the SPEFSCR:

FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 45. Vector convert floating-point from signed integer (\_\_ev\_fscfsi)



Table 51. \_\_ev\_fscfsi (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtscfsi d,a |

PM0045 \_\_ev\_fscfuf

### \_\_ev\_fscfuf

Vector Convert Floating-Point from Unsigned Fraction

```
d = __ev_fscfuf (a)
```

```
\begin{aligned} &d_{0:31} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{0:31}, \ \texttt{UNSIGN}, \ \texttt{UPPER}, \ \texttt{F}) \\ &d_{32:63} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{32:63}, \ \texttt{UNSIGN}, \ \texttt{LOWER}, \ \texttt{F}) \end{aligned}
```

The unsigned fractional values in each element of parameter a are converted to the nearest single-precision floating-point value using the current rounding mode and placed in parameter d.

The following status bits are set in the SPEFSCR:

FINXS, FG, FX if the result is inexact

Figure 46. Vector convert floating-point from unsigned fraction (\_\_ev\_fscfuf)



Table 52. \_\_ev\_fscfuf (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtscfuf d,a |

\_\_ev\_fscfui PM0045

## \_\_ev\_fscfui

Vector Convert Floating-Point from Unsigned Integer

```
d = __ev_fscfui (a)
```

```
\begin{aligned} &d_{0:31} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{031}, \ \texttt{UNSIGN}, \ \texttt{UPPER}, \ \texttt{I}) \\ &d_{32:63} \leftarrow \texttt{CnvtI32ToFP32Sat}(a_{32:63}, \ \texttt{UNSIGN}, \ \texttt{LOWER}, \ \texttt{I}) \end{aligned}
```

The unsigned integer value in each element of parameter a are converted to the nearest single-precision floating-point value using the current rounding mode and placed in parameter d.

The following status bits are set in the SPEFSCR:

• FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 47. Vector convert floating-point from unsigned integer (\_\_ev\_fscfui)



Table 53. \_\_ev\_fscfui (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtscfui d,a |

PM0045 ev fsctsf

### \_\_ev\_fsctsf

Vector Convert Floating-Point to Signed Fraction

```
d = \underline{\quad} ev_f sctsf(a)
```

```
\begin{aligned} & d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \texttt{SIGN}, \texttt{UPPER}, \texttt{ROUND}, \texttt{F}) \\ & d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \texttt{SIGN}, \texttt{LOWER}, \texttt{ROUND}, \texttt{F}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to a signed fraction using the current rounding mode and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit fraction. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm, or NaN or parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 48. Vector convert floating-point to signed fraction (\_\_ev\_x)



Table 54. \_\_ev\_fsctsf (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtsctsf d,a |

\_ev\_fsctsi PM0045

### \_\_ev\_fsctsi

Vector Convert Floating-Point to Signed Integer

```
d = __ev_fsctsi (a)
```

```
\begin{aligned} & d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \, \texttt{SIGN}, \, \texttt{UPPER}, \, \texttt{ROUND}, \, \texttt{I}) \\ & d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \, \texttt{SIGN}, \, \texttt{LOWER}, \, \texttt{ROUND}, \, \texttt{I}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to a signed integer using the current rounding mode, and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit integer. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm or NaN or parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 49. Vector convert floating-point to signed integer (\_\_ev\_fsctsi)



Table 55. \_\_ev\_fsctsi (registers altered by).

| d           | а           | Maps to      |  |
|-------------|-------------|--------------|--|
| ev64_opaque | ev64_opaque | evtsctsi d,a |  |

PM0045 \_\_ev\_fsctsiz

### \_ev\_fsctsiz

Vector Convert Floating-Point to Signed Integer with Round Toward Zero

```
d = __ev_fsctsiz (a)
```

```
\begin{aligned} & d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \, \texttt{SIGN}, \, \texttt{UPPER}, \, \texttt{TRUNC}, \, \texttt{I}) \\ & d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \, \texttt{SIGN}, \, \texttt{LOWER}, \, \texttt{TRUNC}, \, \texttt{I}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to a signed integer using the rounding mode Round Towards Zero, and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit integer. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm, or NaN or if parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 50. Vector convert floating-point to signed integer with roundtoward zero (\_\_ev\_fsctsiz)



Table 56. \_\_ev\_fsctsiz (registers altered by).

| d           | а           | Maps to       |
|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | evtsctsiz d,a |

\_ev\_fsctuf PM0045

## \_\_ev\_fsctuf

Vector Convert Floating-Point to Unsigned Fraction

```
d = \underline{\quad} ev_f sctuf(a)
```

```
\begin{aligned} & d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \texttt{UNSIGN}, \texttt{UPPER}, \texttt{ROUND}, \texttt{F}) \\ & d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \texttt{UNSIGN}, \texttt{LOWER}, \texttt{ROUND}, \texttt{F}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to an unsigned fraction using the current rounding mode, and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit unsigned fraction. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm, or NaN or if parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 51. Vector convert floating-point to unsigned fraction (\_\_ev\_fsctuf)



Table 57. \_\_ev\_fsctuf (registers altered by).

| d           | а           | Maps to      |  |
|-------------|-------------|--------------|--|
| ev64_opaque | ev64_opaque | evtsctuf d,a |  |

PM0045 \_\_ev\_fsctui

### \_\_ev\_fsctui

Vector Convert Floating-Point to Unsigned Integer

```
d = __ev_fsctui (a)
```

```
\begin{aligned} & d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \texttt{UNSIGN}, \texttt{UPPER}, \texttt{ROUND}, \texttt{I}) \\ & d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \texttt{UNSIGN}, \texttt{LOWER}, \texttt{ROUND}, \texttt{I}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to an unsigned integer using the current rounding mode, and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit unsigned integer. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm or NaN or parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 52. Vector convert floating-point to unsigned integer (\_\_ev\_fsctui)



Table 58. \_\_ev\_fsctui (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtsctui d,a |

\_\_ev\_fsctuiz PM0045

### \_ev\_fsctuiz

Vector Convert Floating-Point to Unsigned Integer with Round toward Zero

```
d = __ev_fsctuiz (a)
```

```
\begin{aligned} &d_{0:31} \leftarrow \texttt{CnvtFP32ToISat}(a_{0:31}, \texttt{UNSIGN}, \texttt{UPPER}, \texttt{TRUNC}, \texttt{I}) \\ &d_{32:63} \leftarrow \texttt{CnvtFP32ToISat}(a_{32:63}, \texttt{UNSIGN}, \texttt{LOWER}, \texttt{TRUNC}, \texttt{I}) \end{aligned}
```

The single-precision floating-point value in each element of parameter a is converted to an unsigned integer using the rounding mode Round towards Zero, and the results are placed in parameter d. The result saturates if it cannot be represented in a 32-bit unsigned integer. NaNs are converted to 0.

- FINV, FINVH if the contents of parameter a are +inf, -inf, Denorm, or NaN or parameter a cannot be represented in the target format
- FINXS, FG, FGH, FX, FXH if the result is inexact

Figure 53. Vector convert floating-point to unsigned integer with roundtoward zero (\_\_ev\_fsctuiz)



Table 59. \_\_ev\_fsctuiz (registers altered by).

| d           | а           | Maps to       |
|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | evtsctuiz d,a |

PM0045 ev fsdiv

#### \_\_ev\_fsdiv

Vector Floating-Point Divide

$$d = \underline{ev_fsdiv(a,b)}$$

$$\begin{array}{l} \mathbf{d_{0:31}} \leftarrow \mathbf{a_{0:31}} \div_{sp} \mathbf{b_{0:31}} \\ \mathbf{d_{32:63}} \leftarrow \mathbf{a_{32:63}} \div_{sp} \mathbf{d_{32:63}} \end{array}$$

The single-precision floating-point value in each element of parameter a is divided by the corresponding elements in parameter b, and the results are placed in parameter d.

If an overflow is detected, parameter b is a Denorm (or 0 value), or parameter a is a NaN or Infinity and parameter b is a normalized number, the result is an appropriately signed maximum floating-point value.

If an underflow is detected or parameter b is a NaN or Infinity, the result is an appropriately signed floating-point 0.

- FINV, FINVH if the contents of parameter a or b are +inf, -inf, Denorm, or NaN
- FOFV, FOFVH if an overflow occurs
- FUNV, FUNVH if an underflow occurs
- FDBZS, FDBZ, FDBZH if a divide by zero occurs
- FINXS, FG, FGH, FX, FXH if the result is inexact or overflow occurred and overflow exceptions are disabled

Figure 54. Vector floating-point divide (\_\_ev\_fsdiv)



Table 60. \_\_ev\_fsdiv (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evfsdiv d,a,b |

ev fsmul PM0045

#### \_ev\_fsmul

**Vector Floating-Point Multiply** 

```
\begin{aligned} & \mathbf{d} = \mathbf{\underline{-ev_fsmul}} \ (\mathbf{a,b}) \\ & \mathbf{d_{0:31}} \leftarrow \mathbf{a_{0:31}} \times_{\mathbf{sp}} \mathbf{b_{0:31}} \\ & \mathbf{d_{32:63}} \leftarrow \mathbf{a_{32:63}} \times_{\mathbf{sp}} \mathbf{b_{32:63}} \end{aligned}
```

Each single-precision floating-point element of parameter a is multiplied with the corresponding element of parameter b, and the result is stored in parameter d. If an overflow is likely, pmax or nmax is stored in parameter d. If an underflow is likely, +0, or -0 is stored in parameter d. The following condition defines when an overflow is likely and the corresponding result for each element of the vector:

```
ei = (ea - 127) + (eb - 127) + 127 if (sa = sb) then if (ei \geq 127) then r = pmax else if (ei < -126) then r = +0 else if (ei \geq 127) then r = nmax else if (ei < -126) then r = -0
```

- If the contents of parameter a or b are +inf, -inf, Denorm, QNaN, or SNaN, at least one of the SPEFSCR[FINVH] or SPEFSCR[FINV] bits is set.
- If an overflow occurs or is likely, at least one of the SPEFSCR[FOVFH] or SPEFSCR[FOVF] bits is set.
- If an underflow occurs or is likely, at least one of the SPEFSCR[FUNFH] or SPEFSCR[FUNF] bits is set.
- If the exception is enabled for the high or low element in which the error occurs, the exception is taken.



Figure 55. Vector floating-point multiply (\_\_ev\_fsmul)

Table 61. \_\_ev\_fsmul (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evfsmul d,a,b |

PM0045 \_\_ev\_fsnabs

# \_\_ev\_fsnabs

Vector Floating-Point Negative Absolute Value

$$d = \underline{ev_fsnabs}$$
 (a)

$$\begin{array}{l} d_{0:31} \leftarrow \text{ 0b1 } \mid \mid \ a_{1:31} \\ d_{32:63} \leftarrow \text{ 0b1 } \mid \mid \ a_{33:63} \end{array}$$

The signed bits of each element of parameter a are all set and the result is placed into parameter d. No exceptions are taken during the execution of this instruction.

Figure 56. Vector floating-point negative absolute value (\_\_ev\_fsnabs)



Table 62. \_\_ev\_fsnabs (registers altered by).

| d           | а           | Maps to      |
|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | evtsnabs d,a |

\_\_ev\_fsneg PM0045

# \_\_ev\_fsneg

Vector Floating-Point Negate

$$d = \underline{ev_fsneg}(a)$$

$$\begin{array}{l} d_{0:31} \leftarrow \neg a_0 \ | \ | \ a_{1:31} \\ d_{32:63} \leftarrow \neg a_{32} \ | \ | \ a_{33:63} \end{array}$$

The signed bits of each element of parameter a are complemented and the result is placed into parameter d. No exceptions are taken during the execution of this instruction.

Figure 57. Vector floating-point negate (\_\_ev\_fsneg)



Table 63. \_\_ev\_fsneg (registers altered by).

| d a         |             | Maps to     |
|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | evtsneg d,a |

PM0045 ev fssub

#### \_\_ev\_fssub

**Vector Floating-Point Subtract** 

```
d = \underline{ev_fssub}(a,b)
```

$$\begin{array}{l} \textbf{d_{0:31}} \leftarrow \textbf{a_{0:31}} -_{sp} \textbf{b_{0:31}} \\ \textbf{d_{32:63}} \leftarrow \textbf{a_{32:63}} -_{sp} \textbf{b_{32:63}} \end{array}$$

Each single-precision floating-point element of parameter b is subtracted from the corresponding element of parameter a and the result is stored in parameter d. If an overflow is likely, pmax or nmax is stored in parameter d. If an underflow is likely, +0 or -0 is stored in parameter d. The following condition defines how boundary cases of inputs (+inf, -inf, Denorm, QNaN, SNaN) are treated, when an overflow is likely, and the corresponding result for each element of the vector:

```
if ((sa = 0) & (sb = 1)) then

if (max(ea, eb) \geq 127) then r = pmax

else if ((sa = 1) & (sb = 0)) then

if (max(ea, eb) \geq 127) then r = nmax

else if (sa = sb) then

// Boundary case to be defined later
```

- If the contents of parameter a or b are +inf, -inf, Denorm, QNaN, or SNaN, at least one
  of the SPEFSCR[FINVH] or SPEFSCR[FINV] bits is set.
- If an overflow occurs or is likely, the SPEFSCR[FOVFH] or SPEFSCR[FOVF] bits is set.
- If an underflow occurs or is likely, at least one of the SPEFSCR[FUNFH] or SPEFSCR[FUNF] bits is set.
- If the exception is enabled for the high or low element in which the error occurs, the exception is taken.



Figure 58. Vector Floating-Point subtract (\_\_ev\_fssub)

Table 64. \_\_ev\_fssub (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evfssub d,a,b |

\_\_ev\_ldd PM0045

## \_\_ev\_ldd

Vector Load Double Word into Double Word

```
d = __ev_ldd (a,b)
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + EXTZ(UIMM*8)
d \leftarrow MEM(EA, 8)
```

The double word addressed by EA is loaded from memory and placed in parameter d.

Figure 59 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 59. \_\_ev\_ldd results in big- and little-endian modes



Note:

During implementation, an alignment exception occurs if the effective address (EA) is not double-word aligned.

Table 65. \_\_ev\_ldd (registers altered by).

| d           | а           | b              | Maps to     |
|-------------|-------------|----------------|-------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evldd d,a,b |

#### \_\_ev\_lddx\_\_ev\_lddx

Vector Load Double Word into Double Word Indexed

$$d = \_ev\_Iddx (a,b)$$
if (a = 0) then temp  $\leftarrow$  0
else temp  $\leftarrow$  (a)
$$EA \leftarrow temp + (b)$$

$$d \leftarrow MEM(EA, 8)$$

The double word addressed by EA is loaded from memory and placed in parameter d.

Figure 60 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 60. \_\_ev\_lddx results in big- and little-endian modes



Table 66. \_\_ev\_lddx\_\_ev\_lddx (registers altered by).

| d           | а           | b       | Maps to      |
|-------------|-------------|---------|--------------|
| ev64_opaque | ev64_opaque | int32_t | evlddx d,a,b |

\_\_ev\_ldh PM0045

## \_\_ev\_ldh

Vector Load Double into Four Half Words

```
\begin{array}{l} \textbf{d = \_ev\_ldh (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow (\textbf{a}) \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ (UIMM*8)} \\ \textbf{d}_{0:15} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA+2,2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{MEM (EA+4,2)} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA+6,4)} \end{array}
```

The double word addressed by EA is loaded from memory and placed in parameter d.

Figure 61 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 61. \_\_ev\_ldh results in big- and little-endian modes



Table 67. \_\_ev\_ldh (registers altered by).

| d           | а           | b              | Maps to     |
|-------------|-------------|----------------|-------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evidh d,a,b |

PM0045 \_\_ev\_ldhx

## \_ev\_ldhx

Vector Load Double into Four Half Words Indexed

```
\begin{array}{l} \textbf{d = \_ev\_ldhx (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow (a) \\ \textbf{EA} \leftarrow \textbf{temp} + (b) \\ \textbf{d}_{0:15} \leftarrow \texttt{MEM(EA, 2)} \\ \textbf{d}_{16:31} \leftarrow \texttt{MEM(EA+2,2)} \\ \textbf{d}_{32:47} \leftarrow \texttt{MEM(EA+4,2)} \\ \textbf{d}_{48:63} \leftarrow \texttt{MEM(EA+6,4)} \end{array}
```

The double word addressed by EA is loaded from memory and placed in parameter d.

Figure 62 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 62. \_\_ev\_ldhx results in big- and little-endian modes



Table 68. \_\_ev\_ldhx (registers altered by).

| d           | а           | b       | Maps to      |
|-------------|-------------|---------|--------------|
| ev64_opaque | ev64_opaque | int32_t | evidhx d,a,b |

\_\_ev\_ldw PM0045

## \_\_ev\_ldw

Vector Load Double into Two Words

```
\begin{split} \textbf{d = \_ev\_ldw (a,b)} \\ & \text{if (a = 0) then temp} \leftarrow 0 \\ & \text{else temp} \leftarrow (a) \\ & \text{EA} \leftarrow \text{temp} + \text{EXTZ (UIMM*8)} \\ & \text{d}_{0:31} \leftarrow \text{MEM (EA, 4)} \\ & \text{d}_{32:63} \leftarrow \text{MEM (EA+4, 4)} \end{split}
```

The double word addressed by EA is loaded from memory and placed in parameter d.

Figure 63 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 63. \_\_ev\_ldw results in big- and little-endian modes



Table 69. \_\_ev\_ldw (registers altered by).

| d           | а           | b              | Maps to     |
|-------------|-------------|----------------|-------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evidw d,a,b |

PM0045 \_\_ev\_ldwx

#### \_\_ev\_ldwx

Vector Load Double into Two Words Indexed

```
\begin{split} & \textbf{d = \_ev\_ldwx (a,b)} \\ & \text{if (a = 0) then temp} \leftarrow 0 \\ & \text{else temp} \leftarrow (a) \\ & \text{EA} \leftarrow \text{temp + (b)} \\ & \text{d}_{0:31} \leftarrow \text{MEM(EA, 4)} \\ & \text{d}_{32:63} \leftarrow \text{MEM(EA+4, 4)} \end{split}
```

The double word addressed by EA is loaded from memory and placed in parameter d.

*Figure 64* shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 64. \_\_ev\_ldwx results in big- and little-endian modes



Table 70. \_\_ev\_ldwx (registers altered by).

| d           | а           | b       | Maps to      |
|-------------|-------------|---------|--------------|
| ev64_opaque | ev64_opaque | int32_t | evldwx d,a,b |

\_\_ev\_lhhesplat PM0045

### \_ev\_lhhesplat

Vector Load Half Word into Half Words Even and Splat

```
\begin{aligned} & \textbf{d} = \_\textbf{ev\_l} \text{hhesplat (a,b)} \\ & \text{if (a = 0) then temp} \leftarrow 0 \\ & \text{else temp} \leftarrow (a) \\ & \text{EA} \leftarrow \text{temp} + \text{EXTZ (UIMM*2)} \\ & d_{0:15} \leftarrow \text{MEM (EA, 2)} \\ & d_{16:31} \leftarrow 0 \text{x} 0000 \\ & d_{32:47} \leftarrow \text{MEM (EA, 2)} \\ & d_{48:63} \leftarrow 0 \text{x} 0000 \end{aligned}
```

The half word addressed by EA is loaded from memory and placed in the even half words of each element of parameter d.

Figure 65 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 65. \_\_ev\_lhhesplat results in big- and little-endian modes



Note: During implementation, an alignment exception occurs if the EA is not half word-aligned.

Doc ID 13881 Rev 3

Table 71. \_\_ev\_lhhesplat (registers altered by).

| d           | а        | b              | Maps to           |
|-------------|----------|----------------|-------------------|
| ev64_opaque | uint16_t | 5-bit unsigned | evihhesplat d,a,b |

PM0045 \_\_ev\_lhhesplatx

### \_\_ev\_lhhesplatx

Vector Load Half Word into Half Words Even and Splat-Indexed

```
\begin{array}{l} \textbf{d = \_ev\_lhhesplatx (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow \textbf{0} \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp + (b)} \\ \textbf{d}_{0:15} \leftarrow \textbf{MEM(EA,2)} \\ \textbf{d}_{16:31} \leftarrow \textbf{0x0000} \\ \textbf{d}_{32:47} \leftarrow \textbf{MEM(EA,2)} \\ \textbf{d}_{48:63} \leftarrow \textbf{0x0000} \end{array}
```

The half word addressed by EA is loaded from memory and placed in the even half words of each element of parameter d.

Figure 66 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 66. \_\_ev\_lhhesplatx results in big- and little-endian modes



Table 72. \_\_ev\_lhhesplatx (registers altered by).

| d           | а        | b       | Maps to            |
|-------------|----------|---------|--------------------|
| ev64_opaque | uint16_t | int32_t | evihhesplatx d,a,b |

ev Ihhossplat PM0045

#### \_ev\_lhhossplat

Vector Load Half Word into Half Word Odd Signed and Splat

```
\label{eq:decomposition} \begin{split} \textbf{d} &= \_\texttt{ev\_lhhossplat} \, (\textbf{a}, \textbf{b}) \\ &\text{if } (\textbf{a} = \textbf{0}) \, \, \, \text{then temp} \leftarrow \textbf{0} \\ &\text{else temp} \leftarrow (\textbf{a}) \\ &\text{EA} \leftarrow \text{temp} + \text{EXTZ} \, (\text{UIMM*2}) \\ &\text{d}_{0:31} \leftarrow \text{EXTS} \, (\text{MEM} \, (\text{EA}, \textbf{2})) \\ &\text{d}_{32:63} \leftarrow \text{EXTS} \, (\text{MEM} \, (\text{EA}, \textbf{2})) \end{split}
```

The half word addressed by EA is loaded from memory and placed in the odd half words sign extended in each element of parameter d.

Figure 67 shows how bytes are loaded into parameter d as determined by the endian mode.

- In big-endian mode, the msb of parameter a is sign-extended.
- In little-endian mode, the msb of parameter b is sign-extended.

Figure 67. \_\_ev\_lhhossplat results in big- and little-endian modes



Table 73. \_\_ev\_lhhossplat (registers altered by).

| d           | а        | b              | Maps to           |
|-------------|----------|----------------|-------------------|
| ev64_opaque | uint16_t | 5-bit unsigned | evihhosplat d,a,b |

PM0045 \_\_ev\_lhhossplatx

#### \_ev\_lhhossplatx

Vector Load Half Word into Half Word Odd Signed and Splat-Indexed

```
d = __ev_lhhossplatx (a,b)
```

```
if (a = 0) then temp \leftarrow 0 else temp \leftarrow (a) EA \leftarrow temp + (b) d<sub>0:31</sub> \leftarrow EXTS (MEM(EA,2)) d<sub>32:63</sub> \leftarrow EXTS (MEM(EA,2))
```

The half-word addressed by EA is loaded from memory and placed in the odd half-words sign extended in each element of parameter d.

Figure 68 shows how bytes are loaded into parameter d as determined by the endian mode.

- In big-endian mode, the msb of parameter a is sign-extended.
- In little-endian mode, the msb of parameter b is sign-extended.

Figure 68. \_\_ev\_lhhossplatx results in big- and little-endian modes



Table 74. \_\_ev\_lhhossplatx (registers altered by).

| d           | а        | b       | Maps to            |
|-------------|----------|---------|--------------------|
| ev64_opaque | uint16_t | int32_t | evlhhosplatx d,a,b |

ev Ihhousplat PM0045

### \_ev\_lhhousplat

Vector Load Half Word into Half Word Odd Unsigned and Splat

```
\begin{array}{l} \textbf{d = \_ev\_lhhousplat (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ (UIMM*2)} \\ \textbf{d}_{0:15} \leftarrow \textbf{0x0000} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{0x0000} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA, 2)} \end{array}
```

The half word addressed by EA is loaded from memory and placed in the odd half words zero extended in each element of parameter d. The following diagram shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 69. \_\_ev\_lhhousplat results in big- and little-endian modes



Table 75. \_\_ev\_lhhousplat (registers altered by).

| d           | а        | b              | Maps to            |
|-------------|----------|----------------|--------------------|
| ev64_opaque | uint16_t | 5-bit unsigned | evihhousplat d,a,b |

PM0045 \_\_ev\_lhhousplatx

#### \_ev\_lhhousplatx

Vector Load Half Word into Half Word Odd Unsigned and Splat-Indexed

```
d = __ev_lhhousplatx (a,b)
```

```
if (a = 0) then temp \leftarrow 0 else temp \leftarrow (a) EA \leftarrow temp + (b) d<sub>0:15</sub> \leftarrow 0x0000 d<sub>16:31</sub> \leftarrow MEM(EA,2) d<sub>32:47</sub> \leftarrow 0x0000 d<sub>48:63</sub> \leftarrow MEM(EA,2)
```

The half-word addressed by EA is loaded from memory and placed in the odd half words zero extended in each element of parameter d.

Figure 70 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 70. \_\_ev\_lhhousplatx results in big- and little-endian modes



Table 76. \_\_ev\_lhhousplatx (registers altered by).

| d           | а        | b       | Maps to             |
|-------------|----------|---------|---------------------|
| ev64_opaque | uint16_t | int32_t | evihhousplatx d,a,b |

\_\_ev\_lower\_eq PM0045

# \_\_ev\_lower\_eq

Vector Lower Bits Equal

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_lower\_eq(a,b)} \\ &\text{if } (a_{32:63} = b_{32:63}) \text{ then } d \leftarrow \texttt{true} \\ &\text{else } d \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 71. Vector lower equal (\_\_ev\_lower\_eq)



Table 77. \_\_ev\_lower\_eq (registers altered by).

| d     | а           | b           | Maps to       |
|-------|-------------|-------------|---------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpeq x,a,b |

PM0045 \_\_ev\_lower\_fs\_eq

# \_\_ev\_lower\_fs\_eq

Vector Lower Bits Floating-Point Equal

$$d = \underline{\quad} ev_lower_fs_eq(a,b)$$

if (a\_{32:63} = b\_{32:63}) then 
$$d \leftarrow \texttt{true}$$
 else  $d \leftarrow \texttt{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b.

Figure 72. Vector lower floating-point equal (\_\_ev\_lower\_fs\_eq)



Table 78. \_\_ev\_lower\_fs\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpeq x,a,b |

\_\_ev\_lower\_fs\_gt PM0045

# \_\_ev\_lower\_fs\_gt

Vector Lower Bits Floating-Point Greater Than

$$d = \underline{\quad} ev_lower_fs_gt(a,b)$$

if (a\_{32:63} > b\_{32:63}) then 
$$d \leftarrow \texttt{true}$$
 else  $d \leftarrow \texttt{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 73. Vector lower floating-point greater than (\_\_ev\_lower\_fs\_gt)



Table 79. \_\_ev\_lower\_fs\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpgt x,a,b |

PM0045 \_\_ev\_lower\_fs\_lt

# \_\_ev\_lower\_fs\_lt

Vector Lower Bits Floating-Point Less Than

$$d = \underline{\quad} ev_lower_fs_lt(a,b)$$

if 
$$(a_{32:63} < b_{32:63})$$
 then  $d \leftarrow$  true else  $d \leftarrow \texttt{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 74. Vector lower floating-point less than (\_\_ev\_lower\_fs\_lt)



Table 80. \_\_ev\_lower\_fs\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmplt x,a,b |

### \_ev\_lower\_fs\_tst\_eq

Vector Lower Bits Floating-Point TestEqual

if (a
$$_{32:63}$$
 = b $_{32:63}$ ) then d  $\leftarrow$  true else d  $\leftarrow$ false

This intrinsic returns true if the lower 32 bits of parameter a are equal to the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_lower\_fs\_eq because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_lower\_fs\_eq instead.

Figure 75. Vector lower floating-point test equal (\_\_ev\_lower\_fs\_tst\_eq)



Table 81. \_\_ev\_lower\_fs\_tst\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststeq x,a,b |

## \_ev\_lower\_fs\_tst\_gt

Vector Lower Bits Floating-Point Test Greater Than

if (a\_{32:63} > b\_{32:63}) then 
$$d \leftarrow true$$
 else  $d \leftarrow false$ 

This intrinsic returns true if the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_lower\_fs\_gt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_lower\_fs\_gt instead.

Figure 76. Vector lower floating-point test greater than (\_\_ev\_lower\_fs\_tst\_gt)



Table 82. \_\_ev\_lower\_fs\_tst\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststgt x,a,b |

## \_ev\_lower\_fs\_tst\_lt

Vector Lower Bits Floating-Point Test Less Than

$$d = \underline{\quad} ev_lower_fs_tst_lt(a,b)$$

if 
$$(a_{32:63} \mathrel{<} b_{32:63})$$
 then  $d \mathrel{\leftarrow}$  true else  $d \mathrel{\leftarrow} \text{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are less than the lower 32 bits of parameter b. This intrinsic differs from \_\_ev\_lower\_fs\_lt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_lower\_fs\_lt instead.

Figure 77. Vector lower floating-point test less than (\_\_ev\_lower\_fs\_tst\_lt)



Table 83. \_\_ev\_lower\_fs\_tst\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststlt x,a,b |

PM0045 \_\_ev\_lower\_\_gts

# \_ev\_lower\_\_gts

Vector Lower Bits Greater Than Signed

 $d = \underline{\quad} ev_lower_gts(a,b)$ 

if  $(a_{32:63}>_{\texttt{signed}}b_{32:63})$  then  $d \leftarrow \texttt{true}$  else  $d \leftarrow \texttt{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 78. Vector lower greater than signed (\_\_ev\_lower\_gts)



Table 84. \_\_ev\_lower\_\_gts (registers altered by).

| d    | а           | b           | Maps to        |
|------|-------------|-------------|----------------|
| Bool | ev64_opaque | ev64_opaque | evcmpgts x,a,b |

\_\_ev\_lower\_gtu PM0045

# \_ev\_lower\_gtu

Vector Lower Bits Greater Than Unsigned

d = \_\_ev\_lower\_gtu(a,b)

if (a\_{32:63} > \_unsigned b\_{32:63}) then d  $\leftarrow$  true else d  $\leftarrow$  false

This intrinsic returns true if the lower 32 bits of parameter a are greater than the lower 32 bits of parameter b.

Figure 79. Vector lower greater than unsigned (\_\_ev\_lower\_gtu)



Table 85. \_\_ev\_lower\_gtu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgtu x,a,b |

PM0045 \_\_ev\_lower\_lts

# \_ev\_lower\_lts

Vector Lower Bits Less Than Signed

if (a\_{32:63} 
$$\mathrel{<_{\texttt{signed}}} b_{32:63})$$
 then  $d \leftarrow \texttt{true}$  else  $d \leftarrow \texttt{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 80. Vector lower less than signed (\_\_ev\_lower\_lts)



Table 86. \_\_ev\_lower\_lts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmplts x,a,b |

\_\_ev\_lower\_ltu PM0045

# \_\_ev\_lower\_ltu

Vector Lower Bits Less Than Unsigned

 $d = \underline{\quad} ev_lower_ltu(a,b)$ 

if (a\_{32:63}  $\mathrel{<_{\mathrm{unsigned}}} b_{32:63})$  then  $d \leftarrow \mathsf{true}$  else  $d \leftarrow \! \mathsf{false}$ 

This intrinsic returns true if the lower 32 bits of parameter a are less than the lower 32 bits of parameter b.

Figure 81. Vector lower less than unsigned (\_\_ev\_lower\_ltu)



Table 87. \_\_ev\_lower\_ltu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpltu x,a,b |

PM0045 \_\_ev\_lwhe

#### \_\_ev\_lwhe

Vector Load Word into Two Half Words Even

```
\begin{array}{l} \textbf{d = \_ev\_lwhe (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ (UIMM*4)} \\ \textbf{d}_{0:15} \leftarrow \textbf{MEM (EA,2)} \\ \textbf{d}_{16:31} \leftarrow \textbf{0x0000} \\ \textbf{d}_{32:47} \leftarrow \textbf{MEM (EA+2,2)} \\ \textbf{d}_{48:63} \leftarrow \textbf{0x0000} \end{array}
```

The word addressed by EA is loaded from memory and placed in the even half words in each element of parameter d.

Figure 82 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 82. \_\_ev\_lwhe results in big- and little-endian modes



Table 88. \_\_ev\_lwhe (registers altered by).

| d           | а        | b              | Maps to      |
|-------------|----------|----------------|--------------|
| ev64_opaque | uint32_t | 5-bit unsigned | evlwhe d,a,b |

\_\_ev\_lwhex PM0045

### \_\_ev\_lwhex

Vector Load Word into Two Half Words Even Indexed

```
\begin{array}{l} \textbf{d = \_ev\_lwhex (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow (a) \\ \textbf{EA} \leftarrow \textbf{temp} + (b) \\ \textbf{d}_{0:15} \leftarrow \texttt{MEM(EA,2)} \\ \textbf{d}_{16:31} \leftarrow 0\textbf{x}0000 \\ \textbf{d}_{32:47} \leftarrow \texttt{MEM(EA+2,2)} \\ \textbf{d}_{48:63} \leftarrow 0\textbf{x}0000 \end{array}
```

The word addressed by EA is loaded from memory and placed in the even half words in each element of parameter d.

Figure 83 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 83. \_\_ev\_lwhex results in big- and little-endian modes



Table 89. \_\_ev\_lwhex (registers altered by).

| d           | а        | b       | Maps to       |
|-------------|----------|---------|---------------|
| ev64_opaque | uint32_t | int32_t | evlwhex d,a,b |

PM0045 ev lwhos

### \_ev\_lwhos

Vector Load Word into Two Half Words Odd Signed (with sign extension)

```
\begin{split} \textbf{d} &= \_\texttt{ev\_lwhos} \, (\textbf{a}, \textbf{b}) \\ &\text{if } (\textbf{a} = \textbf{0}) \text{ then } \text{temp} \leftarrow \textbf{0} \\ &\text{else } \text{temp} \leftarrow (\textbf{a}) \\ &\text{EA} \leftarrow \text{temp} + \text{EXTZ} \, (\text{UIMM*4}) \\ &\textbf{d}_{0:31} \leftarrow \text{EXTS} \, (\text{MEM} \, (\text{EA}, \textbf{2})) \\ &\textbf{d}_{32:63} \leftarrow \text{EXTS} \, (\text{MEM} \, (\text{EA}+2, \textbf{2})) \end{split}
```

The word addressed by EA is loaded from memory and placed in the odd half words sign extended in each element of parameter d.

Figure 84 shows how bytes are loaded into parameter d as determined by the endian mode.

- In big-endian memory, the msbs of parameters a and c are sign-extended.
- In little-endian memory, the msbs of parameters b and d are sign-extended.

Figure 84. \_\_ev\_lwhos results in big- and little-endian modes



Note:

Table 90. \_\_ev\_lwhos (registers altered by).

| d           | а        | b              | Maps to       |
|-------------|----------|----------------|---------------|
| ev64_opaque | uint32_t | 5-bit unsigned | evlwhos d,a,b |

ev lwhosx PM0045

### \_ev\_lwhosx

Vector Load Word into Two Half Words Odd Signed Indexed (with sign extension)

```
\begin{array}{l} \textbf{d = \__ev\_lwhosx (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow \textbf{0} \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp + (b)} \\ \textbf{d}_{0:31} \leftarrow \textbf{EXTS (MEM (EA,2))} \\ \textbf{d}_{32:63} \leftarrow \textbf{EXTS (MEM (EA+2,2))} \end{array}
```

The word addressed by EA is loaded from memory and placed in the odd half words sign extended in each element of parameter d.

Figure 85 shows how bytes are loaded into parameter d as determined by the endian mode.

- In big-endian memory, the msbs of parameters a and c are sign-extended.
- In little-endian memory, the msbs of parameters b and d are sign-extended.

Figure 85. \_\_ev\_lwhosx results in big- and little-endian modes



Table 91. \_\_ev\_lwhosx (registers altered by).

| d           | а        | b       | Maps to        |
|-------------|----------|---------|----------------|
| ev64_opaque | uint32_t | int32_t | evlwhosx d,a,b |

PM0045 \_\_ev\_lwhou

### \_\_ev\_lwhou

Vector Load Word into Two Half Words Odd Unsigned (zero-extended)

```
\begin{array}{l} \textbf{d = \_ev\_lwhou (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ (UIMM*4)} \\ \textbf{d}_{0:15} \leftarrow \textbf{0x0000} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA,2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{0x0000} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA+2,2)} \end{array}
```

The word addressed by EA is loaded from memory and placed in the odd half words zero extended in each element of parameter d.

Figure 86 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 86. \_\_ev\_lwhou results in big- and little-endian modes



Table 92. \_\_ev\_lwhou (registers altered by).

| d           | а        | b              | Maps to       |
|-------------|----------|----------------|---------------|
| ev64_opaque | uint32_t | 5-bit unsigned | evlwhou d,a,b |

\_\_ev\_lwhoux PM0045

### \_ev\_lwhoux

Vector Load Word into Two Half Words Odd Unsigned Indexed (zero-extended)

```
\begin{array}{l} \textbf{d = \_ev\_lwhoux (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow \textbf{0} \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp + (b)} \\ \textbf{d}_{0:15} \leftarrow \textbf{0x0000} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{0x0000} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA+2, 2)} \end{array}
```

The word addressed by EA is loaded from memory and placed in the odd half words zero extended in each element of parameter d.

Figure 87 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 87. \_\_ev\_lwhoux results in big- and little-endian modes



Table 93. \_\_ev\_lwhoux (registers altered by).

| d           | а        | b       | Maps to        |
|-------------|----------|---------|----------------|
| ev64_opaque | uint32_t | int32_t | evlwhoux d,a,b |

PM0045 \_\_ev\_lwhsplat

### \_ev\_lwhsplat

Vector Load Word into Two Half Words and Splat

```
\begin{array}{l} \textbf{d = \_ev\_lwhsplat (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ (UIMM*4)} \\ \textbf{d}_{0:15} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{MEM (EA+2, 2)} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA+2, 2)} \end{array}
```

The word addressed by EA is loaded from memory and placed in both the even and odd half words in each element of parameter d.

Figure 88 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 88. \_\_ev\_lwhsplat results in big- and little-endian modes



Table 94. \_\_ev\_lwhsplat (registers altered by).

| d           | а        | b              | Maps to          |
|-------------|----------|----------------|------------------|
| ev64_opaque | uint32_t | 5-bit unsigned | evlwhsplat d,a,b |

\_\_ev\_lwhsplatx PM0045

# \_ev\_lwhsplatx

Vector Load Word into Two Half Words and Splat-Indexed

```
\begin{array}{l} \textbf{d = \_ev\_lwhsplatx (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp + (b)} \\ \textbf{d}_{0:15} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{16:31} \leftarrow \textbf{MEM (EA, 2)} \\ \textbf{d}_{32:47} \leftarrow \textbf{MEM (EA+2, 2)} \\ \textbf{d}_{48:63} \leftarrow \textbf{MEM (EA+2, 2)} \end{array}
```

The word addressed by EA is loaded from memory and placed in both the even and odd half words in each element of parameter d.

Figure 89 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 89. \_\_ev\_lwhsplatx results in big- and little-endian modes



Table 95. \_\_ev\_lwhsplatx (registers altered by).

| d           | а        | b       | Maps to           |
|-------------|----------|---------|-------------------|
| ev64_opaque | uint32_t | int32_t | evlwhsplatx d,a,b |

PM0045 \_\_ev\_lwwsplat

### \_ev\_lwwsplat

Vector Load Word into Word and Splat

```
\begin{array}{l} \textbf{d = \_ev\_lwwsplat (a,b)} \\ \textbf{if (a = 0) then temp} \leftarrow 0 \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp} + \textbf{EXTZ(UIMM*4)} \\ \textbf{d}_{0:31} \leftarrow \texttt{MEM(EA,4)} \\ \textbf{d}_{32:63} \leftarrow \texttt{MEM(EA,4)} \end{array}
```

The word addressed by EA is loaded from memory and placed in both elements of parameter d.

Figure 90 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 90. \_\_ev\_lwwsplat results in big- and little-endian modes



Table 96. \_\_ev\_lwwsplat (registers altered by).

| d           | а        | b              | Maps to          |
|-------------|----------|----------------|------------------|
| ev64_opaque | uint32_t | 5-bit unsigned | evlwwsplat d,a,b |

\_\_ev\_lwwsplatx PM0045

### \_ev\_lwwsplatx

Vector Load Word into Word and Splat-Indexed

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_lwwsplatx} \ (\textbf{a}, \textbf{b}) \\ \text{if} \ (\textbf{a} = \textbf{0}) \ \ \texttt{then} \ \ \texttt{temp} \leftarrow \textbf{0} \\ \text{else temp} \leftarrow \textbf{(a)} \\ \text{EA} \leftarrow \texttt{temp} + \textbf{(b)} \\ \text{d}_{0:31} \leftarrow \texttt{MEM} \ (\texttt{EA}, \textbf{4}) \\ \text{d}_{32:63} \leftarrow \texttt{MEM} \ (\texttt{EA}, \textbf{4}) \end{split}
```

The word addressed by EA is loaded from memory and placed in both elements of parameter d.

Figure 91 shows how bytes are loaded into parameter d as determined by the endian mode.

Figure 91. \_\_ev\_lwwsplatx results in big- and little-endian modes



Table 97. \_\_ev\_lwwsplatx (registers altered by).

| d           | а        | b       | Maps to           |
|-------------|----------|---------|-------------------|
| ev64_opaque | uint32_t | int32_t | evlwwsplatx d,a,b |

PM0045 \_\_ev\_mergehi

# \_\_ev\_mergehi

Vector Merge High

d = \_\_ev\_mergehi (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow a_{0:31} \\ d_{32:63} \leftarrow b_{0:31} \end{array}$$

The high-order elements of parameters a and b are merged and placed into parameter d, are shown below:

Figure 92. High-order element merging (\_\_ev\_mergehi)



Note: To perform a vector splat high, specify the same register in parameters a and b.

Table 98. \_\_ev\_mergehi (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmergehi d,a,b |

\_\_ev\_mergehilo PM0045

# \_ev\_mergehilo

Vector Merge High/Low

d = \_\_ev\_mergehilo (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow a_{0:31} \\ d_{32:63} \leftarrow b_{32:63} \end{array}$$

The high-order element of parameter a and the low-order element of parameter b are merged and placed into parameter d, as shown below:

Figure 93. High-order element merging (\_\_ev\_mergehilo)



Note:

Application note: With appropriate specification of parameter a and b, **evmergehi**, **evmergelo**, **evmergehilo**, and **evmergelohi** provide a full 32-bit permute of two source parameters.

Table 99. \_\_ev\_mergehilo (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmergehilo d,a,b |

PM0045 \_\_ev\_mergelo

# \_\_ev\_mergelo

Vector Merge Low

d = \_\_ev\_mergelo (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow a_{32:63} \\ d_{32:63} \leftarrow b_{32:63} \end{array}$$

The low-order elements of parameters a and b are merged and placed in parameter d, as shown below:

Figure 94. Low-order element merging (\_\_ev\_mergelo)



Note: To perform a vector splat low, specify the same register in parameters a and b.

Table 100. \_\_ev\_mergelo (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmergelo d,a,b |

\_\_ev\_mergelohi PM0045

# \_ev\_mergelohi

Vector Merge Low/High

d = \_\_ev\_mergelohi (a,b)

$$\begin{array}{c} \textbf{d}_{0:31} \leftarrow \textbf{a}_{32:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{b}_{0:31} \end{array}$$

The low-order element of parameter a and the high-order element of parameter b are merged and placed into parameter d, as shown below:

Figure 95. Low-order element merging (\_\_ev\_mergelohi)



Note: To perform a vector swap, specify the same register in parameters a and b.

Table 101. \_\_ev\_mergelohi (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmergelohi d,a,b |

PM0045 \_\_ev\_mhegsmfaa

# \_ev\_mhegsmfaa

Vector Multiply Half Words, Even, Guarded, Signed, Modulo, Fractional and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhegsmfaa (a,b)} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{\textbf{sf}} \textbf{b}_{32:47} \\ \textbf{temp}_{0:63} \leftarrow \textbf{EXTS (temp}_{0:31}) \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding low even-numbered, half-word signed fractional elements in parameters a and b are multiplied. The product is added to the contents of the 64-bit accumulator, and the result is placed into parameter d and the accumulator.

Note: This sum is a modulo sum. Neither overflow check nor saturation is performed. Any overflow of the 64-bit sum is not recorded into the SPEFSCR.





Table 102. \_\_ev\_mhegsmfaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegsmfaa d,a,b |

\_ev\_mhegsmfan PM0045

# \_\_ev\_mhegsmfan

Vector Multiply Half Words, Even, Guarded, Signed, Modulo, Fractional and Accumulate Negative

#### $d = \underline{\quad} ev_mhegsmfan (a,b)$

```
\begin{array}{l} \mathtt{temp}_{0:31} \leftarrow \mathtt{a}_{32:47} \times_{\mathtt{sf}} \mathtt{b}_{32:47} \\ \mathtt{temp}_{0:63} \leftarrow \mathtt{EXTS}(\mathtt{temp}_{0:31}) \\ \mathtt{d}_{0:63} \leftarrow \mathtt{ACC}_{0:63} - \mathtt{temp}_{0:63} \\ // \ \mathtt{update} \ \mathtt{accumulator} \\ \mathtt{ACC}_{0:63} \leftarrow \mathtt{d}_{0:63} \end{array}
```

The corresponding low even-numbered, half-word signed fractional elements in parameters a and b are multiplied. The product is subtracted from the contents of the 64-bit accumulator, and the result is placed into parameter d and the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.





Table 103. \_\_ev\_mhegsmfan (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegsmfan d,a,b |

PM0045 \_\_ev\_mhegsmiaa

### \_ev\_mhegsmiaa

Vector Multiply Half Words, Even, Guarded, Signed, Modulo, Integer and Accumulate

```
\begin{array}{l} \textbf{d = \__{ev\_mhegsmiaa (a,b)}} \\ \texttt{temp}_{0:31} \leftarrow \texttt{a}_{32:47} \times_{\texttt{si}} \texttt{b}_{32:47} \\ \texttt{temp}_{0:63} \leftarrow \texttt{EXTS (temp}_{0:31}) \\ \texttt{d}_{0:63} \leftarrow \texttt{ACC}_{0:63} + \texttt{temp}_{0:63} \\ \\ // \texttt{update accumulator} \\ \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63} \end{array}
```

The corresponding low even-numbered half-word signed integer elements in parameters a and b are multiplied. The intermediate product is sign-extended and added to the contents of the 64-bit accumulator, and the resulting sum is placed into parameter d and the accumulator.

Note:

This sum is a modulo sum. Neither overflow check nor saturation is performed. Any overflow of the 64-bit sum is not recorded into the SPEFSCR.

Figure 98. \_\_ev\_mhegsmiaa (even form)



Table 104. \_\_ev\_mhegsmiaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegsmiaa d,a,b |

\_ev\_mhegsmian PM0045

# \_ev\_mhegsmian

Vector Multiply Half Words, Even, Guarded, Signed, Modulo, Integer and Accumulate Negative

#### d = \_\_ev\_mhegsmian (a,b)

```
\begin{array}{l} \mathsf{temp}_{0:31} \leftarrow \mathsf{a}_{32:47} \times_{\mathtt{si}} \mathsf{b}_{32:47} \\ \mathsf{temp}_{0:63} \leftarrow \mathsf{EXTS}(\mathsf{temp}_{0:31}) \\ \mathsf{d}_{0:63} \leftarrow \mathsf{ACC}_{0:63} - \mathsf{temp}_{0:63} \\ // \ \mathsf{update} \ \mathsf{accumulator} \end{array}
```

 $\mathtt{ACC}_{0:63} \leftarrow \mathtt{d}_{0:63}$  The corresponding low even-numbered half-word signed integer elements in parameters a and b are multiplied. The intermediate product is sign-extended and subtracted from the contents of the 64-bit accumulator, and the result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.





Table 105. \_\_ev\_mhegsmian (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegsmian d,a,b |

PM0045 \_\_\_ev\_mhegumfaa

### \_ev\_mhegumfaa

Vector Multiply Half Words, Even, Guarded, Unsigned, Modulo, Fractional and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhegumfaa (a,b)} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{\textbf{ui}} \textbf{b}_{32:47} \\ \textbf{temp}_{0:63} \leftarrow \textbf{EXTZ (temp}_{0:31}) \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding low even-numbered elements in parameters a and b are multiplied. The intermediate product is zero-extended and added to the contents of the 64-bit accumulator. The resulting sum is placed into parameter d and into the accumulator.

Note: This sum is a modulo sum. Neither overflow check nor saturation is performed. Overflow of the 64-bit sum is not recorded into the SPEFSCR.





Table 106. \_\_ev\_mhegumfaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegumiaa d,a,b |

\_\_ev\_mhegumiaa PM0045

# \_ev\_mhegumiaa

Vector Multiply Half Words, Even, Guarded, Unsigned, Modulo, Integer and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhegumiaa (a,b)} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{\textbf{ui}} \textbf{b}_{32:47} \\ \textbf{temp}_{0:63} \leftarrow \textbf{EXTZ (temp}_{0:31}) \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding low even-numbered half-word unsigned integer elements in parameters a and b are multiplied. The intermediate product is zero-extended and added to the contents of the 64-bit accumulator. The resulting sum is placed into parameter d and into the accumulator.

This sum is a modulo sum. Neither overflow check nor saturation is performed. Any overflow of the 64-bit sum is not recorded into the SPEFSCR.

Figure 101. \_\_ev\_mhegumiaa (even form)



Table 107. \_\_ev\_mhegumiaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegumiaa d,a,b |

PM0045 \_\_ev\_mhegumfan

# \_\_ev\_mhegumfan

Vector Multiply Half Words, Even, Guarded, Unsigned, Modulo, Fractional and Accumulate Negative

```
d = __ev_mhegumfan (a,b)
```

```
\begin{array}{l} \mathtt{temp_{0:31}} \leftarrow \mathtt{a_{32:47}} \times_{\mathtt{ui}} \mathtt{b_{32:47}} \\ \mathtt{temp_{0:63}} \leftarrow \mathtt{EXTZ}(\mathtt{temp_{0:31}}) \\ \mathtt{d_{0:63}} \leftarrow \mathtt{ACC_{0:63}} - \mathtt{temp_{0:63}} \\ // \mathtt{update} \mathtt{\ accumulator} \\ \mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}} \end{array}
```

The corresponding low even-numbered elements in parameters a and b are multiplied. The intermediate product is zero-extended and subtracted from the contents of the 64-bit accumulator. The result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Overflow of the 64-bit difference is not recorded into the SPEFSCR.





Table 108. \_\_ev\_mhegumfan (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegumian d,a,b |

\_ev\_mhegumian PM0045

# \_ev\_mhegumian

Vector Multiply Half Words, Even, Guarded, Unsigned, Modulo, Integer and Accumulate Negative

```
d = \underline{\quad} ev\_mhegumian (a,b)
```

```
\begin{array}{l} \mathtt{temp_{0:31}} \leftarrow \mathtt{a_{32:47}} \times_{\mathtt{ui}} \mathtt{b_{32:47}} \\ \mathtt{temp_{0:63}} \leftarrow \mathtt{EXTZ}(\mathtt{temp_{0:31}}) \\ \mathtt{d_{0:63}} \leftarrow \mathtt{ACC_{0:63}} - \mathtt{temp_{0:63}} \\ // \mathtt{update} \mathtt{\ accumulator} \\ \mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}} \end{array}
```

The corresponding low even-numbered unsigned integer elements in parameter a and b are multiplied. The intermediate product is zero-extended and subtracted from the contents of the 64-bit accumulator. The result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.

Figure 103. \_\_ev\_mhegumian (even form)



Table 109. \_\_ev\_mhegumian (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhegumian d,a,b |

PM0045 ev mhesmf

### \_\_ev\_mhesmf

Vector Multiply Half Words, Even, Signed, Modulo, Fractional (to Accumulator)

 $d = \__{ev\_mhesmf} (a,b)$  (A = 0)  $d = \__{ev\_mhesmfa} (a,b)$  (A = 1) // high  $d_{0:31} \leftarrow (a_{0:15} \times_{sf} b_{0:15})$ 

// low

 $d_{32:63} \leftarrow (a_{32:47} \times_{sf} b_{32:47})$ 

// update accumulator if A = 1 then ACC  $_{0:63} \leftarrow d_{0:63}$ 

The corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied, and the 32 bits of each product are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 104. Even multiply of two signed modulo fractional elements (to accumulator) (\_\_ev\_mhesmf)



Table 110. \_\_ev\_mhesmf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhesmf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhesmfa d,a,b |

\_\_ev\_mhesmfaaw PM0045

### \_ev\_mhesmfaaw

Vector Multiply Half Words, Even, Signed, Modulo, Fractional and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhesmfaaw (a,b)} \\ // \ high \\ \textbf{temp}_{0:31} \leftarrow (\textbf{a}_{0:15} \times_{\textbf{sf}} \textbf{b}_{0:15}) \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ // \ low \\ \textbf{temp}_{0:31} \leftarrow (\textbf{a}_{32:47} \times_{\textbf{sf}} \textbf{b}_{32:47}) \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32 bits of each intermediate product are added to the contents of the accumulator words to form intermediate sums, which are placed into the corresponding parameter d words and into the accumulator.

Other registers altered: ACC

Figure 105. Even form of vector half-word multiply (\_\_ev\_mhesmfaaw)



Table 111. \_\_ev\_mhesmfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhesmfaaw d,a,b |

PM0045 ev mhesmfanw

### \_ev\_mhesmfanw

Vector Multiply Half Words, Even, Signed, Modulo, Fractional and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhesmfanw (a,b)} \\ // \text{ high} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{\textbf{sf}} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{0:31} \\ \\ // \text{ low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{\textbf{sf}} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{0:31} \\ \\ // \text{ update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32-bit intermediate products are subtracted from the contents of the accumulator words to form intermediate differences, which are placed into the corresponding parameter d words and into the accumulator.

Other registers altered: ACC

Figure 106. Even form of vector half-word multiply (\_\_ev\_mhesmfanw)



Table 112. \_\_ev\_mhesmfanw (registers altered by).

| Maps to           | b           | а           | d           |
|-------------------|-------------|-------------|-------------|
| evmhesmfanw d,a,b | ev64_opaque | ev64_opaque | ev64_opaque |

\_\_ev\_mhesmi PM0045

# \_ev\_mhesmi

Vector Multiply Half Words, Even, Signed, Modulo, Integer (to Accumulator)

```
\begin{array}{lll} \textbf{d} = & \textbf{ev_mhesmi (a,b)} & (A = 0) \\ \textbf{d} = & \textbf{ev_mhesmia (a,b)} & (A = 1) \\ \text{// high} & \\ d_{0:31} \leftarrow & a_{0:15} \times_{\text{si}} b_{0:15} \\ \text{// low} & \\ d_{32:63} \leftarrow & a_{32:47} \times_{\text{si}} b_{32:47} \\ \text{// update accumulator} \\ \text{if A = 1, then } & \text{ACC}_{0:63} \leftarrow & d_{0:63} \\ \end{array}
```

The corresponding even-numbered half-word signed integer elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 107. Even form for vector multiply (to accumulator) (\_\_ev\_mhesmi)



Table 113. \_\_ev\_mhesmi (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhesmi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhesmia d,a,b |

PM0045 \_\_ev\_mhesmiaaw

#### \_ev\_mhesmiaaw

Vector Multiply Half Words, Even, Signed, Modulo, Integer and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhesmiaaw (a,b)} \\ // \text{ high} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{si} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ // \text{ low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{si} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ // \text{ update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word signed integer elements in parameters a and b are multiplied. Each intermediate 32-bit product is added to the contents of the accumulator words to form intermediate sums, which are placed into the corresponding parameter d words and into the accumulator.

Other registers altered: ACC

Figure 108. Even form of vector half-word multiply (\_\_ev\_mhesmiaaw)



Table 114. \_\_ev\_mhesmiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhesmiaaw d,a,b |

ev mhesmianw PM0045

### \_ev\_mhesmianw

Vector Multiply Half Words, Even, Signed, Modulo, Integer and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhesmianw (a,b)} \\ // \text{ high} \\ \textbf{temp0}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{si} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp0}_{0:31} \\ // \textbf{low} \\ \textbf{temp1}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{si} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp1}_{0:31} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word signed integer elements in parameters a and b are multiplied. Each intermediate 32-bit product is subtracted from the contents of the accumulator words to form intermediate differences, which are placed into the corresponding parameter d words and into the accumulator.

Other registers altered: ACC

Figure 109. Even form of vector half-word multiply (\_\_ev\_mhesmianw)



Table 115. \_\_ev\_mhesmianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhesmianw d,a,b |

PM0045 ev mhessf

#### \_ev\_mhessf

Vector Multiply Half Words, Even, Signed, Saturate, Fractional (to Accumulator)

```
d = \underline{\quad} ev_mhessf(a,b)
                                                                       (A = 0)
                                                                       (A = 1)
d = __ev_mhessfa (a,b)
// high
\texttt{temp}_{0:31} \leftarrow \texttt{a}_{0:15} \times_{\texttt{sf}} \texttt{b}_{0:15}
if (a_{0:15} = 0x8000) \& (b_{0:15} = 0x8000) then
     d_{0:31} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \ \leftarrow \texttt{1}
     d_{0:31} \leftarrow temp_{0:31}
    \texttt{movh} \; \leftarrow 0
// low
temp_{0:31} \leftarrow a_{32:47} \times_{sf} b_{32:47}
if (a_{32:47} = 0x8000) \& (b_{32:47} = 0x8000) then
     \texttt{d}_{\texttt{32:63}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \texttt{temp}_{\texttt{0:31}}
    \texttt{movl} \; \leftarrow 0
// update accumulator
if A = 1 then ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow movh
\mathtt{SPEFSCR}_{\mathsf{OV}} \, \leftarrow \mathtt{movl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \mathtt{movh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid mov1
```

The corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32 bits of each product are placed into the corresponding words of parameter d. If both inputs are -1.0, the result saturates to the largest positive signed fraction and the overflow and summary overflow bits are recorded in the SPEFSCR.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: SPEFSCR ACC (if A = 1)

4

\_\_ev\_mhessf PM0045

Figure 110. Even multiply of two signed saturate fractional elements (to accumulator) (\_\_ev\_mhessf)



Table 116. \_\_ev\_mhessf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhessf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhessfa d,a,b |

PM0045 \_\_ev\_mhessfaaw

#### ev mhessfaaw

Vector Multiply Half Words, Even, Signed, Saturate, Fractional and Accumulate into Words

```
d = __ev_mhessfaaw (a,b)
// high
temp_{0:31} \leftarrow a_{0:15} \times_{sf} b_{0:15}
if (a_{0:15} = 0x8000) \& (b_{0:15} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \leftarrow 1
else
    movh \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{0:31}) + EXTS(temp_{0:31})
ovh \leftarrow (temp<sub>31</sub> \oplus temp<sub>32</sub>)
\texttt{d}_{\texttt{0:31}} \leftarrow \texttt{SATURATE}(\texttt{ovh, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// low
temp_{0:31} \leftarrow a_{32:47} \times_{sf} b_{32:47}
if (a_{32:47} = 0x8000) \& (b_{32:47} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
    movl \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{32:63}) + EXTS(temp_{0:31})
ovl \leftarrow (temp_{31} \oplus temp_{32})
d_{32:63} \leftarrow SATURATE(ovl, temp_{31}, 0x8000_0000, 0x7FFF_FFFF, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \, \leftarrow \mathtt{movh}
SPEFSCR_{OV} \leftarrow movl
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \ | \ \mathtt{ovh} \ | \ \mathtt{movh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \ | \ \mathtt{ovl} \ | \ \mathtt{movl}
```

The corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied, producing a 32-bit product. If both inputs are -1.0, the result saturates to  $0x7FFF_FFFF$ . Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

\_\_ev\_mhessfaaw PM0045

Figure 111. Even form of vector half-word multiply (\_\_ev\_mhessfaaw)



Table 117. \_\_ev\_mhessfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhessfaaw d,a,b |

PM0045 \_\_ev\_mhessfanw

### \_ev\_mhessfanw

Vector Multiply Half Words, Even, Signed, Saturate, Fractional and Accumulate Negative into Words

```
d = __ev_mhessfanw (a,b)
// high
temp_{0:31} \leftarrow a_{0:15} \times_{sf} b_{0:15}
if (a_{0:15} = 0x8000) \& (b_{0:15} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \leftarrow 1
else
temp_{0:63} \leftarrow EXTS(ACC_{0:31}) - EXTS(temp_{0:31})
ovh \leftarrow (temp<sub>31</sub> \oplus temp<sub>32</sub>)
\texttt{d}_{\texttt{0:31}} \leftarrow \texttt{SATURATE}(\texttt{ovh, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// low
temp_{0:31} \leftarrow a_{32:47} \times_{sf} b_{32:47}
if (a_{32:47} = 0x8000) \& (b_{32:47} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
    movl \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{32:63}) - EXTS(temp_{0:31})
ovl \leftarrow (temp_{31} \oplus temp_{32})
d_{32:63} \leftarrow SATURATE(ovl, temp_{31}, 0x8000_0000, 0x7FFF_FFFF, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \mathtt{movh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \; \leftarrow \mathtt{movl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \ | \ \mathtt{ovh} \ | \ \mathtt{movh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl \mid movl
```

The corresponding even-numbered half-word signed fractional elements in parameters a and b are multiplied, producing a 32-bit product. If both inputs are -1.0, the result saturates to  $0x7FFF_FFFF$ . Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

\_\_ev\_mhessfanw PM0045

Figure 112. Even form of vector half-word multiply (\_\_ev\_mhessfanw)



Table 118. \_\_ev\_mhessfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhessfanw d,a,b |

PM0045 \_\_ev\_mhessiaaw

#### \_ev\_mhessiaaw

Vector Multiply Half Words, Even, Signed, Saturate, Integer and Accumulate into Words

```
d = __ev_mhessiaaw (a,b)
```

```
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{0:15}} \times_{\texttt{si}} \texttt{b}_{\texttt{0:15}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{0:31}}\right) \ + \ \texttt{EXTS}\left(\texttt{temp}_{\texttt{0:31}}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFFF},\ \mathtt{temp_{32:63}})
// low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{32:47}} \times_{\texttt{si}} \texttt{b}_{\texttt{32:47}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\,(\texttt{ACC}_{\texttt{32:63}}) \ + \ \texttt{EXTS}\,(\texttt{temp}_{\texttt{0:31}})
\texttt{ovl} \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \, \mathtt{ovh} \,
\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \, \mathtt{ovl} \,
```

The corresponding even-numbered half-word signed integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC





Table 119. \_\_ev\_mhessiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhessiaaw d,a,b |

ev mhessianw PM0045

# \_ev\_mhessianw

Vector Multiply Half Words, Even, Signed, Saturate, Integer and Accumulate Negative into Words

#### d = \_\_ev\_mhessianw (a,b)

```
// high
\texttt{temp}_{\texttt{0:31}} \, \leftarrow \texttt{a}_{\texttt{0:15}} \, \times_{\texttt{si}} \, \texttt{b}_{\texttt{0:15}}
                                                                     - EXTS(temp<sub>0:31</sub>)
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{0:31}}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{\texttt{31}} \, \oplus \, \texttt{temp}_{\texttt{32}})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFFF},\ \mathtt{temp_{32:63}})
// low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{32:47}} \times_{\texttt{si}} \texttt{b}_{\texttt{32:47}}
                                                                      - EXTS (temp<sub>0:31</sub>)
\texttt{temp}_{0:63} \leftarrow \texttt{EXTS}(\texttt{ACC}_{32:63})
\texttt{ovl} \; \leftarrow (\texttt{temp}_{31} \; \oplus \; \texttt{temp}_{32})
d_{32:63} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{31}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{32:63})
// update accumulator
\mathtt{ACC_{0:63}} \; \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \, \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \, \mathtt{ovh} \,
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \ | \ \mathtt{ovl}
```

For each word element in the accumulator, the corresponding even-numbered half-word signed integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC





Table 120. \_\_ev\_mhessianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhessianw d,a,b |

PM0045 \_\_ev\_mheumf

# \_\_ev\_mheumf

Vector Multiply Half Words, Even, Unsigned, Modulo, Fractional (to Accumulator)

```
 \begin{aligned} & d = \_ev\_mheumf (a,b) & (A = 0) \\ & d = \_ev\_mheumfa (a,b) & (A = 1) \\ & // \text{ high} & \\ & d_{0:31} \leftarrow a_{0:15} \times_{ui} b_{0:15} \\ & // \text{ low} & \\ & d_{32:63} \leftarrow a_{32:47} \times_{ui} b_{32:47} \\ & // \text{ update accumulator} & \\ & \text{if } A = 1, \ ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

The corresponding even-numbered half word elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Figure 115. Vector multiply half words, even, unsigned, modulo, fractional (to accumulator) (\_ev\_mheumf)



Table 121. \_\_ev\_mheumf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmheumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmheumia d,a,b |

\_\_ev\_mheumi PM0045

# \_ev\_mheumi

Vector Multiply Half Words, Even, Unsigned, Modulo, Integer (to Accumulator)

```
 \begin{aligned} & d = \_ev\_mheumi \ (a,b) & (A = 0) \\ & d = \_ev\_mheumia \ (a,b) & (A = 1) \\ & // \ high \\ & d_{0:31} \leftarrow a_{0:15} \times_{ui} b_{0:15} \\ & // \ low \\ & d_{32:63} \leftarrow a_{32:47} \times_{ui} b_{32:47} \\ & // \ update \ accumulator \\ & if \ A = 1 \ then \ ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

The corresponding even-numbered half-word unsigned integer elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Figure 116. Vector multiply half words, even, unsigned, modulo, integer (to accumulator) (\_\_ev\_mheumi)



Table 122. \_\_ev\_mheumi (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmheumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmheumia d,a,b |

PM0045 \_\_ev\_mheumfaaw

# \_ev\_mheumfaaw

Vector Multiply Half Words, Even, Unsigned, Modulo, Fractional and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mheumfaaw (a,b)} \\ // \text{ high} \\ \textbf{temp0}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{ui} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp0}_{0:31} \\ // \text{ low} \\ \textbf{temp1}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{ui} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp1}_{0:31} \\ // \text{ update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half word elements in parameters a and b are multiplied. Each intermediate product is added to the contents of the corresponding accumulator words, and the sums are placed into the corresponding parameter d and accumulator words.

Figure 117. Even form of vector half-word multiply (\_\_ev\_mheumfaaw)



Table 123. \_\_ev\_mheumfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheumiaaw d,a,b |

ev mheumiaaw PM0045

# \_ev\_mheumiaaw

Vector Multiply Half Words, Even, Unsigned, Modulo, Integer and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mheumiaaw (a,b)} \\ // \ high \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{ui} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ \\ // \ \textbf{low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{ui} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word unsigned integer elements in parameters a and b are multiplied. Each intermediate product is added to the contents of the corresponding accumulator words, and the sums are placed into the corresponding parameter d and accumulator words.

Figure 118. Even form of vector half-word multiply (\_\_ev\_mheumiaaw)



Table 124. \_\_ev\_mheumiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheumiaaw d,a,b |

PM0045 \_\_ev\_mheumfanw

# \_ev\_mheumfanw

Vector Multiply Half Words, Even, Unsigned, Modulo, Fractional and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mheumfanw (a,b)} \\ // \ high \\ \textbf{temp0}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{ui} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp0}_{0:31} \\ // \ \textbf{low} \\ \textbf{temp1}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{ui} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp1}_{0:31} \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half word elements in parameters a and b are multiplied. Each intermediate product is subtracted from the contents of the corresponding accumulator words. The differences are placed into the corresponding parameter d and accumulator words.

Figure 119. Even form of vector half-word multiply (\_\_ev\_mheumfanw)



Table 125. \_\_ev\_mheumfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheumianw d,a,b |

ev mheumianw PM0045

# \_ev\_mheumianw

Vector Multiply Half Words, Even, Unsigned, Modulo, Integer and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mheumianw (a,b)} \\ // \  \, \textbf{high} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{\textbf{ui}} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{0:31} \\ // \  \, \textbf{low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{\textbf{ui}} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{0:31} \\ // \  \, \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding even-numbered half-word unsigned integer elements in parameters a and b are multiplied. Each intermediate product is subtracted from the contents of the corresponding accumulator words. The differences are placed into the corresponding parameter d and accumulator words.

Figure 120. Even form of vector half-word multiply (\_\_ev\_mheumianw)



Table 126. \_\_ev\_mheumianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheumianw d,a,b |

PM0045 \_\_ev\_mheusfaaw

#### \_ev\_mheusfaaw

Vector Multiply Half Words, Even, Unsigned, Saturate, Fractional and Accumulate into Words

```
d = __ev_mheusfaaw (a,b)
// high
\texttt{temp0}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{0:15}} \times_{\texttt{ui}} \texttt{b}_{\texttt{0:15}}
\texttt{temp0}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) + \texttt{EXTZ}(\texttt{temp0}_{0:31})
if temp0_{31} = 1
     d_{0:31} \leftarrow 0xFFFF_FFFF //overflow
     \mathtt{ovh} \; \leftarrow \; \mathbf{1}
else
      d_{0:31} \leftarrow temp0_{32:63}
     ovh \; \leftarrow \; 0
temp1_{0:31} \leftarrow a_{32:47} \times_{ui} b_{32:47}
\texttt{temp1}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) + \texttt{EXTZ}(\texttt{temp1}_{0:31})
if temp1_{31} = 1
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \, \texttt{0xFFFF\_FFFF} \,\, / \texttt{overflow}
     ovl \leftarrow 1
else
      \mathtt{d}_{32:63} \leftarrow \mathtt{temp1}_{32:63}
      ovl \leftarrow 0
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{ov} \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} + \mathtt{ovl}
```

For each word element in the accumulator, corresponding even-numbered half word elements in parameters a and b are multiplied. Each product is added to the contents of the corresponding accumulator words. If a sum overflows, 0xFFFF\_FFFF is placed into the corresponding parameter d and accumulator words. Otherwise, the intermediate sums are placed there.

Overflow information is recorded in SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC

\_\_ev\_mheusfaaw PM0045

0 15 16 31 32 47 48 63

b

Intermediate product

Accumulator

d and accumulator

Figure 121. Even form of vector half-word multiply (\_\_ev\_mheusfaaw)

Table 127. \_\_ev\_mheusfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheusiaaw d,a,b |

PM0045 ev mheusiaaw

#### \_ev\_mheusiaaw

Vector Multiply Half Words, Even, Unsigned, Saturate, Integer and Accumulate into Words

```
d = __ev_mheusiaaw (a,b)
```

```
// high
\texttt{temp}_{0:31} \leftarrow \texttt{a}_{0:15} \times_{\texttt{ui}} \texttt{b}_{0:15}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) + \texttt{EXTZ}(\texttt{temp}_{0:31})
\mathtt{ovh} \; \leftarrow \; \mathtt{temp}_{\mathtt{31}}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0xffff_ffff, 0xffff_ffff, temp_{32:63})
//low
temp_{0:31} \leftarrow a_{32:47} \times_{ui} b_{32:47}
\mathsf{temp}_{0:63} \leftarrow \mathtt{EXTZ}(\mathtt{ACC}_{32:63}) + \mathtt{EXTZ}(\mathsf{temp}_{0:31})
ovl \leftarrow temp_{31}
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, 0, 0xffff\_ffff, 0xffff\_ffff, temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \, \leftarrow \, \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \mid \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \, \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \mathtt{ovl}
```

For each word element in the accumulator, corresponding even-numbered half-word unsigned integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR. Other registers altered: SPEFSCR ACC



Figure 122. Even form of vector half-word multiply (\_\_ev\_mheusiaaw)

Table 128. \_\_ev\_mheusiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheusiaaw d,a,b |

ev mheusfanw PM0045

# \_ev\_mheusfanw

Vector Multiply Half Words, Even, Unsigned, Saturate, Fractional and Accumulate Negative into Words

```
d = __ev_mheusfanw (a,b)
// high
\texttt{temp0}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{0:15}} \times_{\texttt{ui}} \texttt{b}_{\texttt{0:15}}
\texttt{temp0}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) - \texttt{EXTZ}(\texttt{temp0}_{0:31})
if temp0_{31} = 1
     d_{0:31} \leftarrow 0xFFFF_FFFF //overflow
     ovh \leftarrow 1
else
      d_{0:31} \leftarrow temp0_{32:63}
     ovh \; \leftarrow \; 0
\texttt{temp1}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{32:47}} \times_{\texttt{ui}} \texttt{b}_{\texttt{32:47}}
\texttt{temp1}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) - \texttt{EXTZ}(\texttt{temp1}_{0:31})
if temp1_{31} = 1
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \, \texttt{0xFFFF\_FFFF} \,\, / \texttt{overflow}
     ovl \leftarrow 1
else
      \mathtt{d}_{32:63} \leftarrow \mathtt{temp1}_{32:63}
      ovl \leftarrow 0
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{ov} \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, corresponding even-numbered half word elements in parameters a and b are multiplied. Each product is subtracted from the contents of the corresponding accumulator words. If a result overflows, 0xFFFF\_FFFF is placed into the corresponding parameter d and accumulator words. Otherwise, the intermediate results are placed there.

Overflow information is recorded in SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC

PM0045 \_\_ev\_mheusfanw

0 15 16 31 32 47 48 63 a b Intermediate product Accumulator d and accumulator

Figure 123. Even form of vector half-word multiply (\_\_ev\_mheusfanw)

Table 129. \_\_ev\_mheusfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheusianw d,a,b |

ev mheusianw PM0045

# \_ev\_mheusianw

Vector Multiply Half Words, Even, Unsigned, Saturate, Integer and Accumulate Negative into Words

```
d = __ev_mheusianw (a,b)
// high
\texttt{temp}_{0:31} \leftarrow \texttt{a}_{0:15} \times_{\texttt{ui}} \texttt{b}_{0:15}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) - \texttt{EXTZ}(\texttt{temp}_{0:31})
ovh \leftarrow \text{temp}_{31}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0x0000_0000, 0x0000_0000, temp_{32:63})
//low
\begin{array}{lll} \mathtt{temp}_{0:31} \leftarrow \mathtt{a}_{32:47} \times_{\mathtt{ui}} \mathtt{b}_{32:47} \\ \mathtt{temp}_{0:63} \leftarrow \mathtt{EXTZ} (\mathtt{ACC}_{32:63}) & \mathtt{-} \mathtt{EXTZ} (\mathtt{temp}_{0:31}) \end{array}
ovl \leftarrow temp_{31}
d_{32:63} \leftarrow SATURATE(ovl, 0, 0x0000_0000, 0x0000_0000, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow ovh
\mathtt{SPEFSCR}_{ov} \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \mid \; \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, corresponding even-numbered half-word unsigned integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an underflow from the subtraction, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

158/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mheusianw

0 15 16 31 32 47 48 63 a b Intermediate product Accumulator d and accumulator

Figure 124. Even form of vector half-word multiply (\_\_ev\_mheusianw)

Table 130. \_\_ev\_mheusianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmheusianw d,a,b |

\_\_ev\_mhogsmfaa PM0045

# \_\_ev\_mhogsmfaa

Vector Multiply Half Words, Odd, Guarded, Signed, Modulo, Fractional and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhogsmfaa (a,b)} \\ \texttt{temp}_{0:31} \leftarrow \texttt{a}_{48:63} \times_{\texttt{sf}} \texttt{b}_{48:63} \\ \texttt{temp}_{0:63} \leftarrow \texttt{EXTS (temp}_{0:31}) \\ \texttt{d}_{0:63} \leftarrow \texttt{ACC}_{0:63} + \texttt{temp}_{0:63} \\ // \texttt{update accumulator} \\ \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63} \end{array}
```

The corresponding low odd-numbered half-word signed fractional elements in parameters a and b are multiplied. The intermediate product is sign-extended to 64 bits and added to the contents of the 64-bit accumulator. This result is placed into parameter d and into the accumulator.

Note:

This sum is a modulo sum. Neither overflow check nor saturation is performed. If an overflow from the 64-bit sum occurs, it is not recorded into the SPEFSCR.





Table 131. \_\_ev\_mhogsmfaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogsmfaa d,a,b |

PM0045 \_\_ev\_mhogsmfan

# \_\_ev\_mhogsmfan

Vector Multiply Half Words, Odd, Guarded, Signed, Modulo, Fractional and Accumulate Negative

```
d = __ev_mhogsmfan (a,b)
```

```
\begin{array}{l} \mathtt{temp}_{0:31} \leftarrow \mathtt{a_{48:63}} \times_{\mathbf{sf}} \mathtt{b_{48:63}} \\ \mathtt{temp}_{0:63} \leftarrow \mathtt{EXTS}(\mathtt{temp}_{0:31}) \\ \mathtt{d_{0:63}} \leftarrow \mathtt{ACC}_{0:63} - \mathtt{temp}_{0:63} \\ // \ \mathtt{update} \ \mathtt{accumulator} \\ \mathtt{ACC}_{0:63} \leftarrow \mathtt{d_{0:63}} \end{array}
```

The corresponding low odd-numbered half-word signed fractional elements in parameters a and b are multiplied. The intermediate product is sign-extended to 64 bits and subtracted from the contents of the 64-bit accumulator. This result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.

Figure 126. \_\_ev\_mhogsmfan (odd form)



Table 132. \_\_ev\_mhogsmfan (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogsmfan d,a,b |

# \_ev\_mhogsmiaa

Vector Multiply Half Words, Odd, Guarded, Signed, Modulo, Intege and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhogsmiaa (a,b)} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{\textbf{si}} \textbf{b}_{48:63} \\ \textbf{temp}_{0:63} \leftarrow \textbf{EXTS (temp}_{0:31}) \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding low odd-numbered half-word signed integer elements in parameters a and b are multiplied. The intermediate product is sign-extended to 64 bits and added to the contents of the 64-bit accumulator. This sum is placed into parameter d and into the accumulator.

Note:

This sum is a modulo sum. Neither overflow check nor saturation is performed. An overflow from the 64-bit sum, if one occurs, is not recorded into the SPEFSCR.





Table 133. \_\_ev\_mhogsmiaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogsmiaa d,a,b |

PM0045 \_\_ev\_mhogsmian

# \_\_ev\_mhogsmian

Vector Multiply Half Words, Odd, Guarded, Signed, Modulo, Integer and Accumulate Negative

```
\begin{aligned} & \textbf{d} = \underline{\quad} \textbf{ev\_mhogsmian (a,b)} \\ & \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{\textbf{si}} \textbf{b}_{48:63} \\ & \textbf{temp}_{0:63} \leftarrow \textbf{EXTS (temp}_{0:31}) \end{aligned}
```

 $d_{0:63} \leftarrow ACC_{0:63} - temp_{0:63}$ 

// update accumulator  $\mathtt{ACC}_{0:63} \, \leftarrow \, \mathtt{d}_{0:63}$ 

The corresponding low odd-numbered half-word signed integer elements in parameters a and b are multiplied. The intermediate product is sign-extended to 64 bits and subtracted from the contents of the 64-bit accumulator. This result is placed into parameter d and into the accumulator.

Note: This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.





Table 134. \_\_ev\_mhogsmian (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogsmian d,a,b |

\_\_ev\_mhogumfaa PM0045

# \_ev\_mhogumfaa

Vector Multiply Half Words, Odd, Guarded, Unsigned, Modulo, Fractional and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhogumfaa (a,b)} \\ \texttt{temp}_{0:31} \leftarrow \texttt{a}_{48:63} \times_{\texttt{ui}} \texttt{b}_{48:63} \\ \texttt{temp}_{0:63} \leftarrow \texttt{EXTZ (temp}_{0:31}) \\ \texttt{d}_{0:63} \leftarrow \texttt{ACC}_{0:63} + \texttt{temp}_{0:63} \\ \texttt{// update accumulator} \end{array}
```

 $\mathtt{ACC}_{0:63} \leftarrow \mathtt{d}_{0:63}$ 

The corresponding low odd-numbered half word elements in parameters a and b are multiplied. The intermediate product is zero-extended to 64 bits and added to the contents of the 64-bit accumulator. This sum is placed into parameter d and into the accumulator.

Note: This sum is a modulo sum. Neither overflow check nor saturation is performed. An overflow from the 64-bit sum, if one occurs, is not recorded into the SPEFSCR.





Table 135. \_\_ev\_mhogumfaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogumiaa d,a,b |

PM0045 \_\_ev\_mhogumiaa

# \_\_ev\_mhogumiaa

Vector Multiply Half Words, Odd, Guarded, Unsigned, Modulo, Integer and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mhogumiaa (a,b)} \\ \texttt{temp}_{0:31} \leftarrow \texttt{a}_{48:63} \times_{\texttt{ui}} \texttt{b}_{48:63} \\ \texttt{temp}_{0:63} \leftarrow \texttt{EXTZ (temp}_{0:31}) \\ \texttt{d}_{0:63} \leftarrow \texttt{ACC}_{0:63} + \texttt{temp}_{0:63} \\ \texttt{// update accumulator} \\ \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63} \end{array}
```

The corresponding low odd-numbered half-word unsigned integer elements in parameters a and b are multiplied. The intermediate product is zero-extended to 64 bits and added to the contents of the 64-bit accumulator. This sum is placed into parameter d and into the accumulator.

Note:

This sum is a modulo sum. Neither overflow check nor saturation is performed. An overflow from the 64-bit sum, if one occurs, is not recorded into the SPEFSCR.





Table 136. \_\_ev\_mhogumiaa (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogumiaa d,a,b |

\_\_ev\_mhogumfan PM0045

# \_ev\_mhogumfan

Vector Multiply Half Words, Odd, Guarded, Unsigned, Modulo, Fractional and Accumulate Negative

```
d = __ev_mhogumfan (a,b)
```

```
\begin{array}{l} \mathsf{temp}_{0:31} \leftarrow \mathsf{a_{48:63}} \times_{ui} \mathsf{b_{48:63}} \\ \mathsf{temp}_{0:63} \leftarrow \mathsf{EXTZ}(\mathsf{temp}_{0:31}) \\ \mathsf{d_{0:63}} \leftarrow \mathsf{ACC}_{0:63} - \mathsf{temp}_{0:63} \\ // \ \mathsf{update} \ \mathsf{accumulator} \\ \mathsf{ACC}_{0:63} \leftarrow \mathsf{d_{0:63}} \end{array}
```

The corresponding low odd-numbered half word elements in parameters a and b are multiplied. The intermediate product is zero-extended to 64 bits and subtracted from the contents of the 64-bit accumulator. This result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Overflow of the 64-bit difference is not recorded into the SPEFSCR.

Figure 131. \_\_ev\_mhogumfan (odd form)



Table 137. \_\_ev\_mhogumfan (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogumian d,a,b |

PM0045 \_\_ev\_mhogumian

# \_\_ev\_mhogumian

Vector Multiply Half Words, Odd, Guarded, Unsigned, Modulo, Integer and Accumulate Negative

```
d = __ev_mhogumian (a,b)
```

```
\begin{array}{l} \mathsf{temp}_{0:31} \leftarrow \mathsf{a_{48:63}} \times_{ui} \mathsf{b_{48:63}} \\ \mathsf{temp}_{0:63} \leftarrow \mathsf{EXTZ}(\mathsf{temp}_{0:31}) \\ \mathsf{d_{0:63}} \leftarrow \mathsf{ACC}_{0:63} - \mathsf{temp}_{0:63} \\ // \ update \ accumulator \\ \mathsf{ACC}_{0:63} \leftarrow \mathsf{d_{0:63}} \end{array}
```

The corresponding low odd-numbered half-word unsigned integer elements in parameters a and b are multiplied. The intermediate product is zero-extended to 64 bits and subtracted from the contents of the 64-bit accumulator. This result is placed into parameter d and into the accumulator.

Note:

This difference is a modulo difference. Neither overflow check nor saturation is performed. Any overflow of the 64-bit difference is not recorded into the SPEFSCR.





Table 138. \_\_ev\_mhogumian (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhogumian d,a,b |

ev mhosmf PM0045

# \_ev\_mhosmf

Vector Multiply Half Words, Odd, Signed, Modulo, Fractional (to Accumulator)

```
 \begin{aligned} & d = \_ev\_mhosmf \, (a,b) & (A = 0) \\ & d = \_ev\_mhosmfa \, (a,b) & (A = 1) \\ & // \, high & \\ & d_{0:31} \leftarrow a_{16:31} \times_{sf} b_{16:31} \\ & // \, low & \\ & d_{32:63} \leftarrow a_{48:63} \times_{sf} b_{48:63} \\ & // \, update \, accumulator \\ & if \, A = 1, \, then \, ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

The corresponding odd-numbered, half-word signed fractional elements in parameters a and b are multiplied. Each product is placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 133. Vector multiply half words, odd, signed, modulo, fractional (to accumulator) (\_\_ev\_mhosmf)



Table 139. \_\_ev\_mhosmf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhosmf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhosmfa d,a,b |

PM0045 \_\_ev\_mhosmfaaw

# \_ev\_mhosmfaaw

Vector Multiply Half Words, Odd, Signed, Modulo, Fractional and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhosmfaaw (a,b)} \\ // \text{ high} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{sf} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ // \text{ low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{sf} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ // \text{ update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32 bits of each intermediate product is added to the contents of the corresponding accumulator word, and the results are placed into the corresponding parameter d words and into the accumulator

Figure 134. Odd form of vector half-word multiply (\_\_ev\_mhosmfaaw)



Table 140. \_\_ev\_mhosmfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhosmfaaw d,a,b |

ev mhosmfanw PM0045

# \_ev\_mhosmfanw

Vector Multiply Half Words, Odd, Signed, Modulo, Fractional and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhosmfanw (a,b)} \\ // \ high \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{sf} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{0:31} \\ \\ // \ low \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{sf} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{0:31} \\ \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32 bits of each intermediate product is subtracted from the contents of the corresponding accumulator word. The word and the results are placed into the corresponding parameter d word and into the accumulator.

Figure 135. Odd form of vector half-word multiply (\_\_ev\_mhosmfanw)



Table 141. \_\_ev\_mhosmfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhosmfanw d,a,b |

PM0045 ev mhosmi

# \_\_ev\_mhosmi

Vector Multiply Half Words, Odd, Signed, Modulo, Integer (to Accumulator)

```
 \begin{aligned} & d = \_ev\_mhosmi \ (a,b) & (A = 0) \\ & d = \_ev\_mhosmia \ (a,b) & (A = 1) \\ & // \ high & \\ & d_{0:31} \leftarrow a_{16:31} \times_{si} b_{16:31} \\ & // \ low & \\ & d_{32:63} \leftarrow a_{48:63} \times_{si} b_{48:63} \\ & // \ update \ accumulator \\ & if \ A = 1, \ then \ ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

The corresponding odd-numbered half-word signed integer elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 136. Vector multiply half words, odd, signed, modulo, integer (to accumulator) (\_\_ev\_mhosmi)



Table 142. \_\_ev\_mhosmi (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhosmi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhosmia d,a,b |

\_\_ev\_mhosmiaaw PM0045

# \_ev\_mhosmiaaw

Vector Multiply Half Words, Odd, Signed, Modulo, Integer and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhosmiaaw (a,b)} \\ // \text{ high} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{si} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ // \text{ low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{si} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ // \text{ update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word signed integer elements in parameters a and b are multiplied. Each intermediate 32-bit product is added to the contents of the corresponding accumulator word and the results are placed into the corresponding parameter d words and into the accumulator.

Figure 137. Odd form of vector half-word multiply (\_\_ev\_mhosmiaaw)



Table 143. \_\_ev\_mhosmiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhosmiaaw d,a,b |

PM0045 \_\_ev\_mhosmianw

# \_ev\_mhosmianw

Vector Multiply Half Words, Odd, Signed, Modulo, Integer and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhosmianw (a,b)} \\ // \ high \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{si} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{0:31} \\ // \ \textbf{low} \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{si} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{0:31} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word signed integer elements in parameters a and b are multiplied. Each intermediate 32-bit product is subtracted from the contents of the corresponding accumulator word and the results are placed into the corresponding parameter d words and into the accumulator.





Table 144. \_\_ev\_mhosmianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhosmianw d,a,b |

\_\_ev\_mhossf PM0045

#### \_ev\_mhossf

Vector Multiply Half Words, Odd, Signed, Saturate, Fractional (to Accumulator)

```
d = \underline{\quad} ev_mhossf(a,b)
                                                                       (A = 0)
                                                                       (A = 1)
d = \underline{\quad} ev_mhossfa(a,b)
// high
\mathsf{temp}_{0:31} \leftarrow \mathsf{a}_{16:31} \times_{\mathsf{sf}} \mathsf{b}_{16:31}
if (a_{16:31} = 0x8000) \& (b_{16:31} = 0x8000) then
     d_{0:31} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \ \leftarrow \textbf{1}
     \mathtt{d_{0:31}} \leftarrow \mathtt{temp_{0:31}}
    \texttt{movh} \; \leftarrow 0
// low
temp_{0:31} \leftarrow a_{48:63} \times_{sf} b_{48:63}
if (a_{48:63} = 0x8000) \& (b_{48:63} = 0x8000) then
     \texttt{d}_{\texttt{32:63}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
     \mathtt{d}_{32:63} \leftarrow \mathtt{temp}_{0:31}
    \texttt{movl} \; \leftarrow 0
// update accumulator
if A = 1 then ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow movh
\mathtt{SPEFSCR}_{\mathsf{OV}} \, \leftarrow \mathtt{movl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \mathtt{movh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid mov1
```

The corresponding odd-numbered half-word signed fractional elements in parameters a and b are multiplied. The 32 bits of each product are placed into the corresponding words of parameter d. If both inputs are -1.0, the result saturates to the largest positive signed fraction and the overflow and summary overflow bits are recorded in the SPEFSCR.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: SPEFSCR ACC (if A = 1)

174/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhossf

Figure 139. Vector multiply half words, odd, signed, saturate, fractional (to Accumulator) (\_\_ev\_mhossf)



Table 145. \_\_ev\_mhossf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhossf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhossfa d,a,b |

\_\_ev\_mhossfaaw PM0045

#### ev mhossfaaw

Vector Multiply Half Words, Odd, Signed, Saturate, Fractional and Accumulate into Words

```
d = __ev_mhossfaaw (a,b)
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{sf}} \texttt{b}_{\texttt{16:31}}
if (a_{16:31} = 0x8000) \& (b_{16:31} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \leftarrow 1
else
    movh \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{0:31}) + EXTS(temp_{0:31})
ovh \leftarrow (\text{temp}_{31} \oplus \text{temp}_{32})
\texttt{d}_{\texttt{0:31}} \leftarrow \texttt{SATURATE}(\texttt{ovh, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// low
temp_{0:31} \leftarrow a_{48:63} \times_{sf} b_{48:63}
if (a_{48:63} = 0x8000) \& (b_{48:63} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
    movl \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{32:63}) + EXTS(temp_{0:31})
ovl \leftarrow (temp_{31} \oplus temp_{32})
d_{32:63} \leftarrow SATURATE(ovl, temp_{31}, 0x8000_0000, 0x7FFF_FFFF, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \, \leftarrow \mathtt{movh}
SPEFSCR_{OV} \leftarrow movl
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \ | \ \mathtt{ovh} \ | \ \mathtt{movh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \ | \ \mathtt{ovl} \ | \ \mathtt{movl}
```

The corresponding odd-numbered half-word signed fractional elements in parameters a and b are multiplied, producing a 32-bit product. If both inputs are -1.0, the result saturates to 0x7FFF\_FFF. Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

PM0045 \_\_ev\_mhossfaaw

Figure 140. Odd form of vector half-word multiply (\_\_ev\_mhossfaaw)



Table 146. \_\_ev\_mhossfaaw (registers altered by)

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhossfaaw d,a,b |

\_\_ev\_mhossfanw PM0045

#### ev mhossfanw

Vector Multiply Half Words, Odd, Signed, Saturate, Fractional and Accumulate Negative into Words

```
d = __ev_mhossfanw (a,b)
// high
\mathsf{temp}_{0:31} \leftarrow \mathsf{a}_{16:31} \times_{\mathsf{sf}} \mathsf{b}_{16:31}
if (a_{16:31} = 0x8000) \& (b_{16:31} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \leftarrow 1
else
    movh \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{0:31}) - EXTS(temp_{0:31})
ovh \leftarrow (temp<sub>31</sub> \oplus temp<sub>32</sub>)
\texttt{d}_{\texttt{0:31}} \leftarrow \texttt{SATURATE}(\texttt{ovh, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// low
temp_{0:31} \leftarrow a_{48:63} \times_{sf} b_{48:63}
if (a_{48:63} = 0x8000) \& (b_{48:63} = 0x8000) then
    \texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movl \leftarrow 1
else
    movl \leftarrow 0
temp_{0:63} \leftarrow EXTS(ACC_{32:63}) - EXTS(temp_{0:31})
ovl \leftarrow (temp_{31} \oplus temp_{32})
d_{32:63} \leftarrow SATURATE(ovl, temp_{31}, 0x8000_0000, 0x7FFF_FFFF, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \mathtt{movh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \; \leftarrow \mathtt{movl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \ | \ \mathtt{ovh} \ | \ \mathtt{movh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl \mid movl
```

The corresponding odd-numbered half-word signed fractional elements in parameters a and b are multiplied, producing a 32-bit product. If both inputs are -1.0, the result saturates to 0x7FFF\_FFF. Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from either the multiply or the subtraction, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

178/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhossfanw

Figure 141. Odd form of vector half-word multiply (\_\_ev\_mhossfanw)



Table 147. \_\_ev\_mhossfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhossfanw d,a,b |

ev mhossiaaw PM0045

# \_ev\_mhossiaaw

Vector Multiply Half Words, Odd, Signed, Saturate, Integer and Accumulate into Words

```
d = __ev_mhossiaaw (a,b)
```

```
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{si}} \texttt{b}_{\texttt{16:31}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{0:31}}\right) \ + \ \texttt{EXTS}\left(\texttt{temp}_{\texttt{0:31}}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFF},\ \mathtt{temp_{32:63}})
// low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{48:63}} \times_{\texttt{si}} \texttt{b}_{\texttt{48:63}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\,(\texttt{ACC}_{\texttt{32:63}}) \ + \ \texttt{EXTS}\,(\texttt{temp}_{\texttt{0:31}})
\texttt{ovl} \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \, \mathtt{ovl} \,
```

The corresponding odd-numbered half-word signed integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC





Table 148. \_\_ev\_mhossiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhossiaaw d,a,b |

PM0045 ev mhossianw

## \_ev\_mhossianw

Vector Multiply Half Words, Odd, Signed, Saturate, Integer and Accumulate Negative into Words

```
d = __ev_mhossianw (a,b)
```

```
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{si}} \texttt{b}_{\texttt{16:31}}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{0:31}\right) \ \ \textbf{-} \ \ \texttt{EXTS}\left(\texttt{temp}_{0:31}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{\texttt{31}} \, \oplus \, \texttt{temp}_{\texttt{32}})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFFF},\ \mathtt{temp_{32:63}})
// low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{48:63}} \times_{\texttt{si}} \texttt{b}_{\texttt{48:63}}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTS}(\texttt{ACC}_{32:63})
                                                                         - EXTS (temp<sub>0:31</sub>)
\texttt{ovl} \; \leftarrow (\texttt{temp}_{31} \; \oplus \; \texttt{temp}_{32})
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \; \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \, \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \, \mathtt{ovh} \,
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \ | \ \mathtt{ovl}
```

The corresponding odd-numbered half-word signed integer elements in parameter a and b are multiplied, producing a 32-bit product. Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from the subtraction, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC





Table 149. \_\_ev\_mhossianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhossianw d,a,b |

\_\_ev\_mhoumf PM0045

## \_ev\_mhoumf

Vector Multiply Half Words, Odd, Unsigned, Modulo, Fractional (to Accumulator)

The corresponding odd-numbered half-word elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

if A = 1,  $ACC_{0:63} \leftarrow d_{0:63}$ 

Figure 144. Vector multiply half words, odd, unsigned, modulo, fractional (to accumulator) (\_\_ev\_mhoumf)



Table 150. \_\_ev\_mhoumf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhoumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhoumia d,a,b |

PM0045 ev mhoumi

## \_ev\_mhoumi

Vector Multiply Half Words, Odd, Unsigned, Modulo, Integer (to Accumulator)

```
\begin{array}{lll} \textbf{d = \_ev\_mhoumi (a,b)} & (A = 0) \\ \textbf{d = \_ev\_mhoumia (a,b)} & )A = 1) \\ // & \text{high} \\ \textbf{d}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{ui} \textbf{b}_{16:31} \\ // & \text{low} \\ \textbf{d}_{32:63} \leftarrow \textbf{a}_{48:63} \times_{ui} \textbf{b}_{48:63} \\ // & \text{update accumulator} \\ & \text{if A = 1, then } \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding odd-numbered half-word unsigned integer elements in parameters a and b are multiplied. The two 32-bit products are placed into the corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 145. Vector multiply half words, odd, unsigned, modulo, integer (to Accumulator) (\_\_ev\_mhoumi)



Table 151. \_\_ev\_mhoumi (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmhoumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmhoumia d,a,b |

ev mhoumfaaw PM0045

# \_ev\_mhoumfaaw

Vector Multiply Half Words, Odd, Unsigned, Modulo, Fractional and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhoumfaaw (a,b)} \\ // \text{ high} \\ \textbf{temp0}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{ui} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp0}_{0:31} \\ // \textbf{low} \\ \textbf{temp1}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{ui} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp1}_{0:31} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word elements in parameters a and b are multiplied. Each intermediate product is added to the contents of the corresponding accumulator word. The sums are placed into the corresponding parameter d and accumulator words.

Figure 146. Odd form of vector half-word multiply (\_\_ev\_mhoumfaaw)



Table 152. \_\_ev\_mhoumfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhoumiaaw d,a,b |

PM0045 \_\_ev\_mhoumiaaw

## \_ev\_mhoumiaaw

Vector Multiply Half Words, Odd, Unsigned, Modulo, Integer and Accumulate into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhoumiaaw (a,b)} \\ // \ high \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{16:31} \times_{ui} \textbf{b}_{16:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{0:31} \\ \\ // \ low \\ \textbf{temp}_{0:31} \leftarrow \textbf{a}_{48:63} \times_{ui} \textbf{b}_{48:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{0:31} \\ \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word unsigned integer elements in parameters a and b are multiplied. Each intermediate product is added to the contents of the corresponding accumulator word. The sums are placed into the corresponding parameter d and accumulator words.

Figure 147. Odd form of vector half-Word multiply (\_\_ev\_mhoumiaaw)



Table 153. \_\_ev\_mhoumiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhoumiaaw d,a,b |

ev mhoumfanw PM0045

# \_ev\_mhoumfanw

Vector Multiply Half Words, Odd, Unsigned, Modulo, Fractional and Accumulate Negative into Words

```
\begin{array}{l} \textbf{d = \_ev\_mhoumfanw (a,b)} \\ // \ high \\ \textbf{temp0}_{0:31} \leftarrow \textbf{a}_{0:15} \times_{ui} \textbf{b}_{0:15} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp0}_{0:31} \\ // \ \textbf{low} \\ \textbf{temp1}_{0:31} \leftarrow \textbf{a}_{32:47} \times_{ui} \textbf{b}_{32:47} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp1}_{0:31} \\ // \ update \ accumulator \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half word elements in parameters a and b are multiplied. Each intermediate product is subtracted from the contents of the corresponding accumulator word. The results are placed into the corresponding parameter d and accumulator words.

Figure 148. Odd form of vector half-word multiply (\_\_ev\_mhoumfanw)



Table 154. \_\_ev\_mhoumfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhoumianw d,a,b |

PM0045 \_\_ev\_mhoumianw

## \_ev\_mhoumianw

Vector Multiply Half Words, Odd, Unsigned, Modulo, Integer and Accumulate Negative into Words

```
d = __ev_mhoumianw (a,b)
```

```
\label{eq:continuity} \begin{array}{l} \text{// high} \\ \text{temp}_{0:31} \leftarrow a_{0:15} \times_{ui} b_{0:15} \\ d_{0:31} \leftarrow \text{ACC}_{0:31} - \text{temp}_{0:31} \\ \text{/} \\ \text{/ low} \\ \text{temp}_{0:31} \leftarrow a_{32:47} \times_{ui} b_{32:47} \\ d_{32:63} \leftarrow \text{ACC}_{32:63} - \text{temp}_{0:31} \\ \text{// update accumulator} \\ \text{ACC}_{0:63} \leftarrow d_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding odd-numbered half-word unsigned integer elements in parameters a and b are multiplied. Each intermediate product is subtracted from the contents of the corresponding accumulator word. The results are placed into the corresponding parameter d and accumulator words.





Table 155. \_\_ev\_mhoumianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhoumianw d,a,b |

ev mhousfaaw PM0045

## \_ev\_mhousfaaw

Vector Multiply Half Words, Odd, Unsigned, Saturate, Fractional and Accumulate into Words

```
d = __ev_mhousfaaw (a,b)
// high
\texttt{temp0}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{ui}} \texttt{b}_{\texttt{16:31}}
\texttt{temp0}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) + \texttt{EXTZ}(\texttt{temp0}_{0:31})
if temp0_{31} = 1
     d_{0:31} \leftarrow 0xFFFF\_FFFF //overflow
     ovh \leftarrow 1
else
     \texttt{d}_{\texttt{0:31}} \leftarrow \texttt{temp0}_{\texttt{32:63}}
     ovh \; \leftarrow \; 0
//low
\texttt{temp1}_{0:31} \leftarrow \texttt{a}_{48:63} \times_{\texttt{ui}} \texttt{b}_{48:63}
\texttt{temp1}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) + \texttt{EXTZ}(\texttt{temp1}_{0:31})
if temp1_{31} = 1
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \, \texttt{0xFFFF\_FFF} \,\, / \texttt{overflow}
     \texttt{ovl} \; \leftarrow \; \textbf{1}
else
     d_{32:63} \leftarrow temp1_{32:63}
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, the corresponding odd-numbered half word elements in parameters a and b are multiplied. Each product is added to the corresponding accumulator word contents. If a sum overflows, the appropriate saturation value is placed into the corresponding parameter d and accumulator words. Otherwise, the sums are placed there. The SPEFSCR records overflow or summary overflow information.

Other registers altered: SPEFSCR ACC

188/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhousfaaw

0 15 16 31 32 47 48 63

a
b
Intermediate product
Accumulator

d and accumulator

Figure 150. Odd form of vector half word multiply (\_\_ev\_mhousfaaw)

Table 156. \_\_ev\_mhousfaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhousiaaw d,a,b |

ev mhousiaaw PM0045

## \_ev\_mhousiaaw

Vector Multiply Half Words, Odd, Unsigned, Saturate, Integer and Accumulate into Words

```
d = __ev_mhousiaaw (a,b)
```

```
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{ui}} \texttt{b}_{\texttt{16:31}}
temp_{0:63} \leftarrow EXTZ(ACC_{0:31}) + EXTZ(temp_{0:31})
\mathtt{ovh} \; \leftarrow \; \mathtt{temp}_{\mathtt{31}}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0xFFFF_FFFF, 0xFFFF_FFFF, temp_{32:63})
//low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{48:63}} \times_{\texttt{ui}} \texttt{b}_{\texttt{48:63}}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) + \texttt{EXTZ}(\texttt{temp}_{0:31})
ovl \leftarrow temp_{31}
d_{32:63} \leftarrow SATURATE(ovl, 0, 0xffff_ffff, 0xffff_ffff, temp_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow ovh
\mathtt{SPEFSCR}_{ov} \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \mid \; \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, corresponding odd-numbered half-word unsigned integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then added to the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

190/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhousiaaw

0 15 16 31 32 47 48 63 a b Intermediate product Accumulator d and accumulator

Figure 151. Odd form of vector half word multiply (\_\_ev\_mhousiaaw)

Table 157. \_\_ev\_mhousiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhousiaaw d,a,b |

ev mhousfanw PM0045

## \_ev\_mhousfanw

Vector Multiply Half Words, Odd, Unsigned, Saturate, Fractional and Accumulate Negative into Words

```
d = __ev_mhousfanw (a,b)
// high
\texttt{temp0}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{ui}} \texttt{b}_{\texttt{16:31}}
temp0_{0:63} \leftarrow EXTZ(ACC_{0:31}) - EXTZ(temp0_{0:31})
if temp0_{31} = 1
     d_{0:31} \leftarrow 0xFFFF_FFFF //overflow
     ovh \leftarrow 1
else
     \texttt{d}_{0:31} \leftarrow \texttt{temp0}_{32:63}
     ovh \; \leftarrow \; 0
\texttt{temp1}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{48:63}} \times_{\texttt{ui}} \texttt{b}_{\texttt{48:63}}
\texttt{temp1}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) - \texttt{EXTZ}(\texttt{temp1}_{0:31})
if temp1_{31} = 1
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \, \texttt{0xFFFF\_FFFF} \,\, / \texttt{overflow}
     ovl \leftarrow 1
else
     \mathtt{d}_{32:63} \leftarrow \mathtt{temp1}_{32:63}
     ovl \leftarrow 0
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, the corresponding odd-numbered half word elements in parameters a and b are multiplied. Each product is subtracted from the accumulator word contents. If a result overflows, the appropriate saturation value is placed into the corresponding parameter d and accumulator words. Otherwise, the sums are placed there. The SPEFSCR records overflow or summary overflow information.

Other registers altered: SPEFSCR ACC

192/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhousfanw

0 15 16 31 32 47 48 63

b

Intermediate product

Accumulator

d and accumulator

Figure 152. Odd form of vector half word multiply (\_\_ev\_mhousfanw)

Table 158. \_\_ev\_mhousfanw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhousianw d,a,b |

ev mhousianw PM0045

## \_ev\_mhousianw

Vector Multiply Half Words, Odd, Unsigned, Saturate, Integer and Accumulate Negative into Words

```
d = __ev_mhousianw (a,b)
// high
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{16:31}} \times_{\texttt{ui}} \texttt{b}_{\texttt{16:31}}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) - \texttt{EXTZ}(\texttt{temp}_{0:31})
ovh \leftarrow \text{temp}_{31}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0, 0, temp_{32:63})
//low
\texttt{temp}_{\texttt{0:31}} \leftarrow \texttt{a}_{\texttt{48:63}} \times_{\texttt{ui}} \texttt{b}_{\texttt{48:63}}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) - \texttt{EXTZ}(\texttt{temp}_{0:31})
\mathtt{ovl} \; \leftarrow \; \mathtt{temp}_{\mathtt{31}}
d_{32:63} \leftarrow \mathtt{SATURATE}(\mathtt{ovl}, 0, 0, 0, \mathtt{temp}_{32:63})
// update accumulator
ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow ovh
\mathtt{SPEFSCR}_{ov} \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \mid \; \mathtt{ovh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid ovl
```

For each word element in the accumulator, corresponding odd-numbered half-word unsigned integer elements in parameters a and b are multiplied, producing a 32-bit product. Each 32-bit product is then subtracted from the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow from the subtraction, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

194/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mhousianw

0 15 16 31 32 47 48 63

b

Intermediate product

Accumulator

d and accumulator

Figure 153. Odd form of vector half word multiply (\_\_ev\_mhousianw)

Table 159. \_\_ev\_mhousianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmhousianw d,a,b |

\_\_ev\_mra PM0045

#### \_\_ev\_mra

Initialize Accumulator

d = \_\_ev\_mra (a)  

$$ACC_{0:63} \leftarrow a_{0:63}$$
  
 $d_{0:63} \leftarrow a_{0:63}$ 

The contents of parameter a are written into the accumulator and copied into parameter d. This is the method for initializing the accumulator.

Figure 154. Initialize accumulator (\_\_ev\_mra)



Table 160. \_\_ev\_mra (registers altered by).

| d           | а           | Maps to   |
|-------------|-------------|-----------|
| ev64_opaque | ev64_opaque | evmra d,a |

PM0045 \_\_ev\_mwhsmf

## \_\_ev\_mwhsmf

Vector Multiply Word High Signed, Modulo, Fractional (to Accumulator)

```
\begin{array}{lll} \textbf{d} = & \_ev\_mwhsnf (a,b) & (A = 0) \\ \textbf{d} = & \_ev\_mwhsmfa (a,b) & )A = 1) \\ // & \text{high} & \\ & temp_{0:63} \leftarrow a_{0:31} \times_{sf} b_{0:31} \\ & d_{0:31} \leftarrow temp_{0:31} & \\ // & low & \\ & temp_{0:63} \leftarrow a_{32:63} \times_{sf} b_{32:63} \\ & d_{32:63} \leftarrow temp_{0:31} & \\ // & update & accumulator \\ & if & A = 1 & then & ACC_{0:63} \leftarrow d_{0:63} & \\ \end{array}
```

The corresponding word signed fractional elements in parameters a and b are multiplied, and bits 0–31 of the two products are placed into the two corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A =1)

Figure 155. Vector multiply word high signed, modulo, fractional (to accumulator) (\_\_ev\_mwhsmf)



Table 161. \_\_ev\_mwhsmf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhsmf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhsmfa d,a,b |

ev mwhsmi PM0045

## \_ev\_mwhsmi

Vector Multiply Word High Signed, Modulo, Integer (to Accumulator)

```
\begin{array}{lll} \textbf{d} = & \textbf{ev_mwhsmi} \ (\textbf{a},\textbf{b}) & (\textbf{A} = \textbf{0}) \\ \textbf{d} = & \textbf{ev_mwhsmia} \ (\textbf{a},\textbf{b}) & ) \textbf{A} = \textbf{1}) \\ \text{// high} & \\ & \text{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{\textbf{si}} \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow & \text{temp}_{0:31} \\ \text{// low} & \\ & \text{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{si}} \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow & \text{temp}_{0:31} \\ \text{// update accumulator} & \\ & \text{if } \textbf{A} = \textbf{1} \ \text{then } \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \\ \end{array}
```

The corresponding word signed integer elements in parameters a and b are multiplied. Bits 0–31 of the two 64-bit products are placed into the two corresponding words of parameter d.

If A = 1, The result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 156. Vector multiply word high signed, modulo, integer (to Accumulator) (\_\_ev\_mwhsmi)



Table 162. \_\_ev\_mwhsmi (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhsmi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhsmia d,a,b |

PM0045 \_\_ev\_mwhssf

#### \_ev\_mwhssf

Vector Multiply Word High Signed, Saturate, Fractional (to Accumulator)

```
d = \underline{\quad} ev_m whssf(a,b)
                                                                        (A = 0)
d = \underline{\quad} ev_m whssfa(a,b)
                                                                        )A = 1)
// high
\texttt{temp}_{0:63} \leftarrow \texttt{a}_{0:31} \times_{\texttt{sf}} \texttt{b}_{0:31}
if (a_{0:31} = 0x8000\_0000) & (b_{0:31} = 0x8000\_0000) then
     d_{0:31} \leftarrow \texttt{0x7FFF\_FFFF} \text{ //saturate}
    movh \ \leftarrow \texttt{1}
     \texttt{d}_{\texttt{0:31}} \leftarrow \texttt{temp}_{\texttt{0:31}}
    \texttt{movh} \; \leftarrow 0
// low
temp_{0:63} \leftarrow a_{32:63} \times_{sf} b_{32:63}
if (a_{32:63} = 0x8000\_0000) & (b_{32:63} = 0x8000\_0000) then
     \texttt{d}_{\texttt{32:63}} \, \leftarrow \texttt{0x7FFF\_FFFF} \,\, / / \texttt{saturate}
    movl \leftarrow 1
else
     \mathtt{d_{32:63}} \leftarrow \mathtt{temp_{0:31}}
    \texttt{movl} \; \leftarrow 0
// update accumulator
if A = 1 then ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
SPEFSCR_{OVH} \leftarrow movh
\mathtt{SPEFSCR}_{\mathsf{OV}} \, \leftarrow \mathtt{movl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \mathtt{movh}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid mov1
```

The corresponding word signed fractional elements in parameters a and b are multiplied. Bits 0–31 of each product are placed into the corresponding words of parameter d. If both inputs are -1.0, the result saturates to the largest positive signed fraction and the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC (if A = 1)

\_ev\_mwhssf PM0045

0 31 32 63
a
b
X
Intermediate product
d (and accumulator if \_ev\_mwhssfa)

Figure 157. Vector multiply word high signed, saturate, fractional (to Accumulator)(\_\_ev\_mwhssf)

Table 163. \_\_ev\_mwhssf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhssf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhssfa d,a,b |

PM0045 ev mwhumf

## \_ev\_mwhumf

Vector Multiply Word High Unsigned, Modulo, Fractional (to Accumulator)

```
 \begin{aligned} & d = \_ev\_mwhumf (a,b) & (A = 0) \\ & d = \_ev\_mwhumfa (a,b) & )A = 1) \\ & // \ high \\ & temp0_{0:63} \leftarrow a_{0:31} \times_{ui} b_{0:31} \\ & d_{0:31} \leftarrow temp0_{0:31} \\ & // \ low \\ & temp1_{0:63} \leftarrow a_{32:63} \times_{ui} b_{32:63} \\ & d_{32:63} \leftarrow temp1_{0:31} \\ & // \ update \ accumulator \\ & if \ A = 1, \ ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

The corresponding word unsigned integer elements in parameters a and b are multiplied. Bits 0–31 of the two products are placed into the two corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 158. Vector multiply word high unsigned, modulo, integer (to accumulator) (\_\_ev\_mwhumi)



Table 164. \_\_ev\_mwhumf (registers altered by).

| Α     | d           | а           | b           | Maps to         |
|-------|-------------|-------------|-------------|-----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwhumia d,a,b |

\_\_ev\_mwhumi PM0045

## \_ev\_mwhumi

Vector Multiply Word High Unsigned, Modulo, Integer (to Accumulator)

```
\begin{array}{lll} \textbf{d} = & \textbf{ev_mwhumi (a,b)} & (A = 0) \\ \textbf{d} = & \textbf{ev_mwhumia (a,b)} & (A = 1) \\ \text{// high} & \\ \text{temp}_{0:63} \leftarrow & \textbf{a}_{0:31} \times_{\textbf{ui}} & \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow & \text{temp}_{0:31} \\ \text{// low} & \\ \text{temp}_{0:63} \leftarrow & \textbf{a}_{32:63} \times_{\textbf{ui}} & \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow & \text{temp}_{0:31} \\ \text{// update accumulator} & \\ \text{if A} = & \textbf{1, ACC}_{0:63} \leftarrow & \textbf{d}_{0:63} \\ \end{array}
```

The corresponding word unsigned integer elements in parameters a and b are multiplied. Bits 0–31 of the two products are placed into the two corresponding words of parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 159. Vector multiply word high unsigned, modulo, integer (to accumulator) (\_\_ev\_mwhumi)



Table 165. \_\_ev\_mwhumi (registers altered by).

| d           | а           | b           | Maps to        |
|-------------|-------------|-------------|----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwhumi d,a,b |

PM0045 \_\_ev\_mwlsmiaaw

## \_ev\_mwlsmiaaw

Vector Multiply Word Low Signed, Modulo, Integer and Accumulate in Words

```
\begin{array}{l} \textbf{d = \_ev\_mwlsmiaaw (a,b)} \\ // \ \  \  \, \text{high} \\ \text{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{\textbf{si}} \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{32:63} \\ // \ \  \, \text{low} \\ \text{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{si}} \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{32:63} \\ // \ \  \, \text{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding word signed integer elements in parameters a and b are multiplied. The least significant 32 bits of each intermediate product is added to the contents of the corresponding accumulator words, and the result is placed into parameter d and the accumulator.

Figure 160. Vector multiply word low signed, modulo, integer and accumulate in words (\_\_ev\_mwlsmiaaw)



Table 166. \_\_ev\_mwlsmiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlsmiaaw d,a,b |

ev mwlsmianw PM0045

## \_ev\_mwlsmianw

Vector Multiply Word Low Signed, Modulo, Integer and Accumulate Negative in Words

```
\begin{array}{l} \textbf{d = \_ev\_mwlsmianw (a,b)} \\ // \ \  \  \, \text{high} \\ \text{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{\textbf{si}} \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{32:63} \\ // \ \  \, \text{low} \\ \text{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{si}} \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{32:63} \\ // \ \  \, \text{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding word elements in parameters a and b are multiplied. The least significant 32 bits of each intermediate product is subtracted from the contents of the corresponding accumulator words, and the result is placed in parameter d and the accumulator.

Figure 161. Vector multiply word low signed, modulo, integer and accumulate negative in words (\_\_ev\_mwlsmianw)



Table 167. \_\_ev\_mwlsmianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlsmfanw d,a,b |

PM0045 ev mwlssiaaw

## \_ev\_mwlssiaaw

Vector Multiply Word Low Signed, Saturate, Integer and Accumulate in Words

```
d = __ev_mwlssiaaw (a,b)
// high
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{a}_{\texttt{0:31}} \times_{\texttt{si}} \texttt{b}_{\texttt{0:31}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{0:31}}\right) \ + \ \texttt{EXTS}\left(\texttt{temp}_{\texttt{32:63}}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFF},\ \mathtt{temp_{32:63}})
// low
\mathtt{temp}_{\texttt{0:63}} \leftarrow \mathtt{a}_{\texttt{32:63}} \times_{\mathtt{si}} \mathtt{b}_{\texttt{32:63}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{32:63}}\right) \ + \ \texttt{EXTS}\left(\texttt{temp}_{\texttt{32:63}}\right)
\texttt{ovl} \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
```

The corresponding word signed integer elements in parameters a and b are multiplied, producing a 64-bit product. The least significant 32 bits of each product are then added to the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

 $\begin{aligned} \mathtt{SPEFSCR}_{\mathtt{SOVH}} &\leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} &\mid \mathtt{ovh} \\ \mathtt{SPEFSCR}_{\mathtt{SOV}} &\leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} &\mid \mathtt{ovl} \end{aligned}$ 





Table 168. \_\_ev\_mwlssiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlssiaaw d,a,b |

ev mwlssianw PM0045

## \_ev\_mwlssianw

Vector Multiply Word Low Signed, Saturate, Integer and Accumulate Negative in Words

```
d = __ev_mwlssianw (a,b)
```

```
// high
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{a}_{\texttt{0:31}} \times_{\texttt{si}} \texttt{b}_{\texttt{0:31}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{0:31}}\right) \text{ - EXTS}\left(\texttt{temp}_{\texttt{32:63}}\right)
\texttt{ovh} \, \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\mathbf{d_{0:31}} \leftarrow \mathtt{SATURATE}(\mathtt{ovh,\ temp_{31}},\ \mathtt{0x8000\_0000},\ \mathtt{0x7FFF\_FFF},\ \mathtt{temp_{32:63}})
// low
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{a}_{\texttt{32:63}} \times_{\texttt{si}} \texttt{b}_{\texttt{32:63}}
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{\texttt{32:63}}\right) \text{ - EXTS}\left(\texttt{temp}_{\texttt{32:63}}\right)
\texttt{ovl} \leftarrow (\texttt{temp}_{31} \, \oplus \, \texttt{temp}_{32})
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{\texttt{31}}, \texttt{0x8000\_0000}, \texttt{0x7FFF\_FFFF}, \texttt{temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \leftarrow \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOVH}} + \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \, \mathtt{ovl} \,
```

The corresponding word signed integer elements in parameters a and b are multiplied, producing a 64-bit product. The least significant 32 bits of each product are then subtracted from the corresponding word in the accumulator, saturating if overflow or underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow or underflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

Figure 163. Vector multiply word low signed, saturate, integer and accumulate negative in words (\_\_ev\_mwlssianw)



Table 169. \_\_ev\_mwlssianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlssianw d,a,b |

PM0045 \_\_ev\_mwlumi

## \_\_ev\_mwlumi

Vector Multiply Word Low Unsigned, Modulo, Integer

```
\label{eq:def_def_def} \begin{split} & \textbf{d} = \_\texttt{ev\_mwlumi} \ (\textbf{a}, \textbf{b}) \\ & \textbf{d} = \_\texttt{ev\_mwlumia} \ (\textbf{a}, \textbf{b}) \\ & // \ \ \text{high} \\ & \textbf{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{\textbf{ui}} \textbf{b}_{0:31} \\ & \textbf{d}_{0:31} \leftarrow \textbf{temp}_{32:63} \\ & // \ \ \textbf{low} \\ & \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{ui}} \textbf{b}_{32:63} \\ & \textbf{d}_{32:63} \leftarrow \textbf{temp}_{32:63} \\ & // \ \ \textbf{update} \ \ \textbf{accumulator} \\ & \textbf{If} \ \ \textbf{A} = 1 \ \ \textbf{then} \ \ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \\ \end{split}
```

The corresponding word unsigned integer elements in parameters a and b are multiplied. The least significant 32 bits of each product are placed into the two corresponding words of parameter d.

Note:

The least significant 32 bits of the product are independent of whether the word elements in parameters a and b are treated as signed or unsigned 32-bit integers.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Note:

The **evmwlumi** and **evmwlumia** can be used for signed or unsigned integers.



Table 170. \_\_ev\_mwlumi (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlumi d,a,b  |
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlumia d,a,b |

ev mwlumiaaw PM0045

## \_ev\_mwlumiaaw

Vector Multiply Word Low Unsigned, Modulo, Integer and Accumulate in Words

```
\begin{array}{l} \textbf{d = \_ev\_mwlumiaaw (a,b)} \\ // \ high \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{ui} \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} + \textbf{temp}_{32:63} \\ // \ \textbf{low} \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{ui} \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} + \textbf{temp}_{32:63} \\ // \ \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding word unsigned integer elements in parameters a and b are multiplied. The least significant 32 bits of each product are added to the contents of the corresponding accumulator word, and the result is placed into the corresponding parameter d and accumulator word.

Figure 165. Vector multiply word low unsigned, modulo, integer and accumulate in words (\_\_ev\_mwlumiaaw)



Table 171. \_\_ev\_mwlumiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlumiaaw d,a,b |

PM0045 ev mwlumianw

# \_ev\_mwlumianw

Vector Multiply Word Low Unsigned, Modulo, Integer and Accumulate Negative in Words

```
\begin{array}{l} \textbf{d = \_ev\_mwlumianw (a,b)} \\ // \ \  \  \, \text{high} \\ \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{0:31} \times_{ui} \textbf{b}_{0:31} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{temp}_{32:63} \\ // \ \  \, \textbf{low} \\ \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{ui} \textbf{b}_{32:63} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{temp}_{32:63} \\ // \ \  \, \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

For each word element in the accumulator, the corresponding word unsigned integer elements in parameters a and b are multiplied. The least significant 32 bits of each product are subtracted from the contents of the corresponding accumulator word, and the result is placed into parameter d and the accumulator.

Figure 166. Vector multiply word low unsigned, modulo, integer and accumulate negative in words (\_\_ev\_mwlumianw)



Table 172. \_\_ev\_mwlumianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlumianw d,a,b |

ev mwlusiaaw PM0045

## \_ev\_mwlusiaaw

Vector Multiply Word Low Unsigned, Saturate, Integer and Accumulate in Words

```
d = __ev_mwlusiaaw (a,b)
// high
\texttt{temp}_{0:63} \leftarrow \texttt{a}_{0:31} \times_{\texttt{ui}} \texttt{b}_{0:31}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) + \texttt{EXTZ}(\texttt{temp}_{32:63})
\mathtt{ovh} \; \leftarrow \; \mathtt{temp}_{\mathtt{31}}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0xffff_ffff, 0xffff_ffff, temp_{32:63})
//low
\texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{a}_{\texttt{32:63}} \times_{\texttt{ui}} \texttt{b}_{\texttt{32:63}}
\mathsf{temp}_{0:63} \leftarrow \mathtt{EXTZ}\left(\mathtt{ACC}_{32:63}\right) + \mathtt{EXTZ}\left(\mathsf{temp}_{32:63}\right)
ovl \leftarrow temp_{31}
\texttt{d}_{\texttt{32:63}} \leftarrow \texttt{SATURATE}(\texttt{ovl, 0, 0xFFFF\_FFFF, 0xFFFF\_FFFF, temp}_{\texttt{32:63}})
// update accumulator
\mathtt{ACC_{0:63}} \, \leftarrow \, \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOVH}} \; \mid \; \mathtt{ovh}
```

For each word element in the accumulator, corresponding word unsigned integer elements in parameters a and b are multiplied, producing a 64-bit product. The least significant 32 bits of each product are then added to the corresponding word in the accumulator, saturating if overflow occurs, and the result is placed in parameter d and the accumulator.

If there is an overflow from the addition, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

 $\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \, \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \mathtt{ovl}$ 

Figure 167. Vector multiply word low unsigned, saturate, integer and accumulate in words (\_\_ev\_mwlusiaaw)



Table 173. \_\_ev\_mwlusiaaw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlusiaaw d,a,b |

PM0045 ev mwlusianw

## \_ev\_mwlusianw

Vector Multiply Word Low Unsigned, Saturate, Integer and Accumulate Negative in Words

```
d = __ev_mwlusianw (a,b)
```

```
// high
\texttt{temp}_{0:63} \leftarrow \texttt{a}_{0:31} \times_{\texttt{ui}} \texttt{b}_{0:31}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) - \texttt{EXTZ}(\texttt{temp}_{32:63})
\mathtt{ovh} \; \leftarrow \; \mathtt{temp}_{\mathtt{31}}
d_{0:31} \leftarrow SATURATE(ovh, 0, 0x0000\_0000, 0x0000\_0000, temp_{32:63})
//low
\texttt{temp}_{0:63} \, \leftarrow \, \texttt{a}_{32:63} \, \times_{\hspace*{-.1em}\text{ui}} \, \texttt{b}_{32:63}
\texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{32:63}) - \texttt{EXTZ}(\texttt{temp}_{32:63})
ovl \leftarrow temp_{31}
\mathtt{d_{32:63}} \leftarrow \mathtt{SATURATE}(\mathtt{ovl}, \ \mathtt{0, 0x0000\_0000, 0x0000\_0000, temp}_{32:63})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow \; \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \, \mathtt{ovl}
\mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \leftarrow \, \mathtt{SPEFSCR}_{\mathtt{SOVH}} \, \mid \, \mathtt{ovh}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \; \leftarrow \; \mathtt{SPEFSCR}_{\mathtt{SOV}} \; \mid \; \mathtt{ovl}
```

For each word element in the accumulator, corresponding word unsigned integer elements in parameters a and b are multiplied, producing a 64-bit product. The least significant 32 bits of each product are then subtracted from the corresponding word in the accumulator, saturating if underflow occurs, and the result is placed in parameter d and the accumulator.

If there is an underflow from the subtraction, the overflow and summary overflow bits are recorded in the SPEFSCR.

Other registers altered: SPEFSCR ACC

Figure 168. Vector multiply word low unsigned, saturate, integer and accumulate negative in words (\_\_ev\_mwlusianw)



Table 174. \_\_ev\_mwlusianw (registers altered by).

| d           | а           | b           | Maps to           |
|-------------|-------------|-------------|-------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwlusianw d,a,b |

\_\_ev\_mwsmf PM0045

## \_ev\_mwsmf

Vector Multiply Word Signed, Modulo, Fractional (to Accumulator) **Table 175.** \_\_ev\_mwsmf (registers altered by).

| d =ev_mwsmf (a,b)  | (A = 0) |
|--------------------|---------|
| d =ev_mwsmfa (a,b) | (A = 1) |

$$d_{0:63} \leftarrow a_{32:63} \times_{sf} b_{32:63}$$

// update accumulator if A = 1 then  $ACC_{0:63} \leftarrow d_{0:63}$ 

The corresponding low word signed fractional elements in parameters a and b are multiplied. The product is placed into parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 169. Vector multiply word signed, modulo, fractional (to Accumulator) (\_\_ev\_mwsmf)



Table 176. \_\_ev\_mwsmf (registers altered by).

| Α     | d           | а           | b           | Maps to        |
|-------|-------------|-------------|-------------|----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwsmf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwsmfa d,a,b |

PM0045 \_\_ev\_mwsmfaa

#### \_ev\_mwsmfaa

Vector Multiply Word Signed, Modulo, Fractional and Accumulate

```
\begin{split} & \textbf{d = \_ev\_mwsmfaa (a,b)} \\ & \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{sf}} \textbf{b}_{32:63} \\ & \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ & // \textbf{update accumulator} \\ & \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{split}
```

The corresponding low word signed fractional elements in parameters a and b are multiplied. The intermediate product is added to the contents of the 64-bit accumulator and the result is placed in parameter d and the accumulator.

Figure 170. Vector multiply word signed, modulo, fractional and Accumulate (\_\_ev\_mwsmfaa)



Table 177. \_\_ev\_mwsmfaa (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwsmfaa d,a,b |

\_ev\_mwsmfan PM0045

## \_ev\_mwsmfan

Vector Multiply Word Signed, Modulo, Fractional and Accumulate Negative

```
\label{eq:decomposition} \begin{split} \textbf{d} &= \_\texttt{ev\_mwsmfan} \ (\textbf{a}, \textbf{b}) \\ \texttt{temp}_{0:63} &\leftarrow \texttt{a}_{32:63} \times_{\texttt{sf}} \texttt{b}_{32:63} \\ \texttt{d}_{0:63} &\leftarrow \texttt{ACC}_{0:63} - \texttt{temp}_{0:63} \\ \end{split} // update accumulator \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63}
```

The corresponding low word signed fractional elements in parameters a and b are multiplied. The intermediate product is subtracted from the contents of the accumulator, and the result is placed in parameter d and the accumulator.

Figure 171. Vector multiply word signed, modulo, fractional, and accumulate Negative (\_\_ev\_mwsmfan)



Table 178. \_\_ev\_mwsmfan (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwsmfan d,a,b |

PM0045 \_\_ev\_mwsmi

## \_ev\_mwsmi

Vector Multiply Word Signed, Modulo, Integer (to Accumulator)

The low word signed integer elements in parameters a and b are multiplied. The product is placed into the parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 172. Vector multiply word signed, modulo, integer (to Accumulator) (\_\_ev\_mwsmi)



Table 179. \_\_ev\_mwsmi (registers altered by).

| Α     | d           | а           | b           | Maps to        |
|-------|-------------|-------------|-------------|----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwsmi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwsmia d,a,b |

\_\_ev\_mwsmiaa PM0045

#### \_ev\_mwsmiaa

Vector Multiply Word Signed, Modulo, Integer and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mwsmiaa (a,b)} \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{si}} \textbf{b}_{32:63} \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The low word signed integer elements in parameters a and b are multiplied. The intermediate product is added to the contents of the 64-bit accumulator, and the result is placed into parameter d and the accumulator.

Figure 173. Vector multiply word signed, modulo, integer and accumulate (\_\_ev\_mwsmiaa)



Table 180. \_\_ev\_mwsmiaa (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwsmiaa d,a,b |

PM0045 ev mwsmian

### \_\_ev\_mwsmian

Vector Multiply Word Signed, Modulo, Integer and Accumulate Negative

```
\begin{array}{l} \textbf{d = \_ev\_mwsmian (a,b)} \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{si}} \textbf{b}_{32:63} \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} - \textbf{temp}_{0:63} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The corresponding low word signed integer elements in parameters a and b are multiplied. The intermediate product is subtracted from the contents of the 64-bit accumulator and the result is placed into parameter d and the accumulator.

Other registers altered: ACC

Figure 174. Vector multiply word signed, modulo, integer and accumulate Negative (\_\_ev\_mwsmian)



Table 181. \_\_ev\_mwsmian (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwsmian d,a,b |

\_\_ev\_mwssf PM0045

### \_ev\_mwssf

```
Vector Multiply Word Signed, Saturate, Fractional (to Accumulator)
```

```
d = \underline{\quad} ev_mwssf(a,b)
                                                                           (A = 0)
d = __ev_mwssfa (a,b)
                                                                           )A = 1)
\texttt{temp}_{\texttt{0:63}} \, \leftarrow \texttt{a}_{\texttt{32:63}} \, \times_{\texttt{sf}} \, \texttt{b}_{\texttt{32:63}}
if (a_{32:63} = 0x8000\_0000) & (b_{32:63} = 0x8000\_0000) then
     d_{\text{0:63}} \, \leftarrow \text{0x7FFF\_FFFF\_FFFF} \, // \text{saturate}
     \texttt{mov} \; \leftarrow \texttt{1}
else
     \texttt{d}_{\texttt{0:63}} \, \leftarrow \texttt{temp}_{\texttt{0:63}}
     \texttt{mov} \; \leftarrow 0
// update accumulator
if A = 1 then ACC_{0:63} \leftarrow d_{0:63}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow 0
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{mov}
SPEFSCR_{SOV} \leftarrow SPEFSCR_{SOV} \mid mov
```

The low word signed fractional elements in parameters a and b are multiplied. The 64-bit product is placed into parameter d. If both inputs are -1.0, the result saturates to the largest positive signed fraction, and the overflow and summary overflow bits are recorded in the SPEFSCR.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: SPEFSCR ACC (if A = 1)

Figure 175. Vector multiply word signed, saturate, fractional (to Accumulator) (\_\_ev\_mwssf)



Table 182. \_\_ev\_mwssf (registers altered by).

| Α     | d           | а           | b           | Maps to        |
|-------|-------------|-------------|-------------|----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwssf d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwssfa d,a,b |

218/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_mwssfaa

### \_ev\_mwssfaa

Vector Multiply Word Signed, Saturate, Fractional and Accumulate

```
d = \underline{\quad} ev_mwssfaa(a,b)
temp_{0:63} \leftarrow a_{32:63} \times_{sf} b_{32:63}
if (a_{32:63} = 0x8000\_0000) & (b_{32:63} = 0x8000\_0000) then
     \texttt{temp}_{0:63} \leftarrow \texttt{0x7FFF\_FFFF\_FFFF} // \texttt{saturate}
     mov \leftarrow 1
else
     \texttt{mov} \; \leftarrow 0
\texttt{temp}_{0:64} \leftarrow \texttt{EXTS}\left(\texttt{ACC}_{0:63}\right) + \texttt{EXTS}\left(\texttt{temp}_{0:63}\right)
\texttt{ov} \leftarrow (\texttt{temp}_0 \, \oplus \, \texttt{temp}_1)
d_{0:63} \leftarrow temp_{1:64})
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow 0
\mathtt{SPEFSCR}_{\mathtt{OV}} \leftarrow \mathtt{mov}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \, \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \, \mid \, \mathtt{ov} \, \mid \, \mathtt{mov}
```

The low word signed fractional elements in parameters a and b are multiplied, producing a 64-bit product. If both inputs are -1.0, the product saturates to the largest positive signed fraction. The 64-bit product is added to the accumulator, and the result is placed in parameter d and in the accumulator.

If there is an overflow from the multiply, the overflow and summary overflow bits are recorded in the SPEFSCR.

Note: There is no

There is no saturation on the addition with the accumulator.

Other registers altered: SPEFSCR ACC

\_\_ev\_mwssfaa PM0045

Figure 176. Vector multiply word signed, saturate, fractional and accumulate (\_\_ev\_mwssfaa)



Table 183. \_\_ev\_mwssfaa (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwssfaa d,a,b |

PM0045 \_\_ev\_mwssfan

### \_ev\_mwssfan

Vector Multiply Word Signed, Saturate, Fractional and Accumulate Negative

```
d = \underline{\quad} ev_mwssfan(a,b)
temp_{0:63} \leftarrow a_{32:63} \times_{sf} b_{32:63}
if (a_{32:63} = 0x8000\_0000) & (b_{32:63} = 0x8000\_0000) then
     \texttt{temp}_{\texttt{0:63}} \leftarrow \texttt{0x7FFF\_FFFF\_FFFF} // \texttt{saturate}
     mov \leftarrow 1
else
     \texttt{mov} \; \leftarrow 0
\texttt{temp}_{0:64} \leftarrow \texttt{EXTS}(\texttt{ACC}_{0:63}) \text{ - EXTS}(\texttt{temp}_{0:63})
ov \leftarrow (temp_0 \oplus temp_1)
d_{0:63} \leftarrow temp_{1:64}
// update accumulator
\mathtt{ACC_{0:63}} \leftarrow \mathtt{d_{0:63}}
// update SPEFSCR
\mathtt{SPEFSCR}_{\mathtt{OVH}} \; \leftarrow 0
\mathtt{SPEFSCR}_{\mathtt{OV}} \, \leftarrow \mathtt{mov}
\mathtt{SPEFSCR}_{\mathtt{SOV}} \leftarrow \mathtt{SPEFSCR}_{\mathtt{SOV}} \ | \ \mathtt{ov} \ | \ \mathtt{mov}
```

The low word signed fractional elements in parameters a and b are multiplied producing a 64-bit product. If both inputs are -1.0, the product saturates to the largest positive signed fraction. The 64-bit product is then subtracted from the accumulator and the result is placed in parameter d and the accumulator.

If there is an overflow from the multiply, the overflow and summary overflow bits are recorded in the SPEFSCR.

Note: There is no saturation on the subtraction with the accumulator.

Other registers altered: SPEFSCR ACC

\_\_ev\_mwssfan PM0045

Figure 177. Vector multiply word signed, saturate, fractional and accumulate Negative (\_\_ev\_mwssfan)



Table 184. \_\_ev\_mwssfan (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwssfan d,a,b |

PM0045 \_\_ev\_mwumi

### \_\_ev\_mwumi

Vector Multiply Word Unsigned, Modulo, Integer (to Accumulator)

```
\label{eq:def_abs} \begin{split} \textbf{d} &= \_\texttt{ev\_mwumi} \; (\textbf{a}, \textbf{b}) & (\textbf{A} = \textbf{0}) \\ \textbf{d} &= \_\texttt{ev\_mwumia} \; (\textbf{a}, \textbf{b}) & ) \textbf{A} = \textbf{1}) \\ \textbf{d}_{0:63} &\leftarrow \textbf{a}_{32:63} \times_{\textbf{ui}} \; \textbf{b}_{32:63} \\ \text{// update accumulator} \\ \textbf{if } \textbf{A} &= \textbf{1} \; \text{then } \texttt{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{split}
```

The low word unsigned integer elements in parameters a and b are multiplied to form a 64-bit product that is placed into parameter d.

If A = 1, the result in parameter d is also placed into the accumulator.

Other registers altered: ACC (if A = 1)

Figure 178. Vector multiply word unsigned, modulo, integer (to Accumulator) (\_\_ev\_mwumi)



Table 185. \_\_ev\_mwumi (registers altered by).

| Α     | d           | а           | b           | Maps to        |
|-------|-------------|-------------|-------------|----------------|
| A = 0 | ev64_opaque | ev64_opaque | ev64_opaque | evmwumi d,a,b  |
| A = 1 | ev64_opaque | ev64_opaque | ev64_opaque | evmwumia d,a,b |

ev mwumiaa PM0045

### \_\_ev\_mwumiaa

Vector Multiply Word Unsigned, Modulo, Integer and Accumulate

```
\begin{array}{l} \textbf{d = \_ev\_mwumiaa (a,b)} \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{ui}} \textbf{b}_{32:63} \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} + \textbf{temp}_{0:63} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The low word unsigned integer elements in parameters a and b are multiplied. The intermediate product is added to the contents of the 64-bit accumulator, and the resulting value is placed into the accumulator and into parameter d.

Other registers altered: ACC

Figure 179. Vector multiply word unsigned, modulo, integer and accumulate (\_\_ev\_mwumiaa)



Table 186. \_\_ev\_mwumiaa (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwumiaa d,a,b |

PM0045 \_\_ev\_mwumian

### \_\_ev\_mwumian

Vector Multiply Word Unsigned, Modulo, Integer and Accumulate Negative

```
\begin{array}{l} \textbf{d = \_ev\_mwumian (a,b)} \\ \textbf{temp}_{0:63} \leftarrow \textbf{a}_{32:63} \times_{\textbf{ui}} \textbf{b}_{32:63} \\ \textbf{d}_{0:63} \leftarrow \textbf{ACC}_{0:63} - \textbf{temp}_{0:63} \\ // \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

The low word unsigned integer elements in parameters a and b are multiplied. The intermediate product is subtracted from the contents of the 64-bit accumulator, and the resulting value is placed into the accumulator and into parameter d.

Other registers altered: ACC

Figure 180. Vector multiply word unsigned, modulo, integer and accumulate Negative (\_\_ev\_mwumian)



Table 187. \_\_ev\_mwumian (registers altered by).

| d           | а           | b           | Maps to         |
|-------------|-------------|-------------|-----------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evmwumian d,a,b |

\_\_ev\_nand PM0045

## \_\_ev\_nand

Vector NAND

# d = \_\_ev\_nand (a,b)

$$\begin{array}{l} d_{0:31} \leftarrow \neg \, (a_{0:31} \,\,\&\,\, b_{0:31}) \, / / \,\, \text{Bitwise NAND} \\ d_{32:63} \, \leftarrow \neg \, (a_{32:63} \,\,\&\,\, b_{32:63}) \,\, / / \,\, \text{Bitwise NAND} \end{array}$$

Each element of parameters a and b are bitwise NANDed. The result is placed in the corresponding element of parameter d.

Figure 181. Vector NAND (\_\_ev\_nand)



Table 188. \_\_ev\_nand (registers altered by).

|   | d           | а           | b           | Maps to      |
|---|-------------|-------------|-------------|--------------|
| Ī | ev64_opaque | ev64_opaque | ev64_opaque | evnand d,a,b |

PM0045 \_\_ev\_neg

### \_\_ev\_neg

Vector Negate

$$\begin{aligned} & \textbf{d} = \underline{\quad} \textbf{ev\_neg(a)} \\ & \textbf{d}_{0:31} \leftarrow \texttt{NEG(a}_{0:31}) \\ & \textbf{d}_{32:63} \leftarrow \texttt{NEG(a}_{32:63}) \end{aligned}$$

The negative of each element of parameter a is placed in parameter d. The negative of 0x8000\_0000 (most negative number) returns 0x8000\_0000. No overflow is detected.

Figure 182. Vector negate (\_\_ev\_neg)



Table 189. \_\_ev\_neg (registers altered by).

| Maps to               | а           | d           |
|-----------------------|-------------|-------------|
| ue <b>evneg d,a,b</b> | ev64_opaque | ev64_opaque |

\_\_ev\_nor PM0045

### \_\_ev\_nor

Vector NOR

$$\begin{array}{l} \textbf{d = \_ev\_nor (a,b)} \\ \textbf{d}_{0:31} \leftarrow \neg (\textbf{a}_{0:31} \ | \ \textbf{b}_{0:31}) \ // \ \textbf{Bitwise NOR} \\ \textbf{d}_{32:63} \leftarrow \neg (\textbf{a}_{32:63} \ | \ \textbf{b}_{32:63}) \ // \ \textbf{Bitwise NOR} \end{array}$$

Each element of parameters a and b is bitwise NORed. The result is placed in the corresponding element of parameter d.

Note: Use evnand or evnor for evnot.

Figure 183. Vector NOR (\_\_ev\_nor)



Simplified mnemonic: evnot d,a performs a complement register.

evnot d,a equivalent to evnor d,a,a

Table 190. \_\_ev\_nor (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evnor d,a,b |

PM0045 \_\_ev\_or

### \_\_ev\_or

Vector OR

$$\begin{array}{l} \textbf{d = \_ev\_or (a,b)} \\ \textbf{d}_{0:31} \leftarrow \textbf{a}_{0:31} \ | \ \textbf{b}_{0:31} \ // \textbf{Bitwise OR} \\ \textbf{d}_{32:63} \leftarrow \textbf{a}_{32:63} \ | \ \textbf{b}_{32:63} // \ \textbf{Bitwise OR} \end{array}$$

Each element of parameters a and b is bitwise ORed. The result is placed in the corresponding element of parameter d.

Figure 184. Vector OR (\_\_ev\_or)



Simplified mnemonic: **evmr** d,a handles moving of the full 64-bit SPE register.

Table 191. \_\_ev\_or (registers altered by).

evmr d,a

| d           | а           | b           | Maps to    |
|-------------|-------------|-------------|------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evor d,a,b |

equivalent to

evor d,a,a

### \_\_ev\_orc

Vector OR with Complement

```
\begin{array}{l} \textbf{d = \_ev\_orc (a,b)} \\ \textbf{d}_{0:31} \leftarrow \textbf{a}_{0:31} \ | \ (\neg \textbf{b}_{0:31}) \ // \ \textbf{Bitwise ORC} \\ \textbf{d}_{32:63} \leftarrow \textbf{a}_{32:63} \ | \ (\neg \textbf{b}_{32:63}) \ // \ \textbf{Bitwise ORC} \end{array}
```

Each element of parameter a is bitwise ORed with the complement of parameter b. The result is placed in the corresponding element of parameter d.

Figure 185. Vector OR with complement (\_\_ev\_orc)



Table 192. \_\_ev\_orc (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evorc d,a,b |

PM0045 \_\_ev\_rlw

# \_\_ev\_rlw

Vector Rotate Left Word

```
\begin{aligned} & \textbf{d} = \_\textbf{ev}_{\textbf{r}} \textbf{Iw}(\textbf{a}, \textbf{b}) \\ & \text{nh} & \leftarrow \textbf{b}_{27:31} \\ & \text{nl} & \leftarrow \textbf{b}_{59:63} \\ & \textbf{d}_{0:31} & \leftarrow \texttt{ROTL}(\textbf{a}_{0:31}, \textbf{nh}) \\ & \textbf{d}_{32:63} & \leftarrow \texttt{ROTL}(\textbf{a}_{32:63}, \textbf{nl}) \end{aligned}
```

Each of the high and low elements of parameter a is rotated left by an amount specified in parameter b. The result is placed into parameter d. Rotate values for each element of parameter a are found in bit positions b[27–31] and b[59–63].

Figure 186. Vector rotate left word (\_\_ev\_rlw)



Table 193. \_\_ev\_rlw (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evrlw d,a,b |

\_\_ev\_rlwi PM0045

# \_\_ev\_rlwi

Vector Rotate Left Word Immediate

```
\begin{aligned} & \textbf{d} = \_ev\_rlwi \ (a,b) \\ & n \ \leftarrow \texttt{UIMM} \\ & d_{0:31} \ \leftarrow \texttt{ROTL} \ (a_{0:31}, \ n) \\ & d_{32:63} \ \leftarrow \texttt{ROTL} \ (a_{32:63}, \ n) \end{aligned}
```

Both the high and low elements of parameter a are rotated left by an amount specified by a 5-bit immediate value.

Figure 187. Vector rotate left word immediate (\_\_ev\_rlwi)



Table 194. \_\_ev\_rlwi (registers altered by).

| d a         |             | b              | Maps to      |
|-------------|-------------|----------------|--------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evrlwi d,a,b |

PM0045 \_\_ev\_rndw

# \_\_ev\_rndw

Vector Round Word

#### $d = \underline{\quad} ev_rndw(a)$

```
\begin{array}{l} d_{0:31} \leftarrow (a_{0:31} + 0x00008000) \text{ \& 0xFFFF0000 // Modulo sum} \\ d_{32:63} \leftarrow (a_{32:63} + 0x00008000) \text{ \& 0xFFFF0000 // Modulo sum} \end{array}
```

The 32-bit elements of parameter a are rounded into 16 bits. The result is placed into parameter d. The resulting 16 bits are placed in the most significant 16 bits of each element of parameter d, zeroing out the low order 16 bits of each element.

Figure 188. Vector round word (\_\_ev\_rndw)



Table 195. \_\_ev\_rndw (registers altered by).

| d           | а           | Maps to    |
|-------------|-------------|------------|
| ev64_opaque | ev64_opaque | evrndw d,a |

\_\_ev\_select\_eq PM0045

### \_ev\_select\_eq

Vector Select Equal

```
\begin{array}{lll} e = \_\_ev\_select\_eq(a,b,c,d) \\ \text{if} & (a_{0:31} = b_{0:31}) \text{ then } e_{0:31} \leftarrow c_{0:31} \\ \text{else } e_{0:31} \leftarrow d_{0:31} \\ \text{if } & (a_{32:63} = b_{32:63}) \text{ then } e_{32:63} \leftarrow c_{32:63} \\ \text{else } e_{32:63} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameters c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a = b? c: d.

Figure 189. Vector select equal (\_\_ev\_select\_eq)



Table 196. \_\_ev\_select\_eq (registers altered by).

| е           | а           | b           | С           | d           | Maps to                        |
|-------------|-------------|-------------|-------------|-------------|--------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64 onadue | evcmpeq x,a,b<br>evsel e,c,d,x |

PM0045 \_\_ev\_select\_fs\_eq

### \_\_ev\_select\_fs\_eq

Vector Select Floating-Point Equal

```
\begin{array}{lll} \texttt{e} = & \_\texttt{ev\_select\_fs\_eq(a,b,c,d)} \\ \texttt{if} & (\texttt{a}_{0:31} = \texttt{b}_{0:31}) \texttt{ then } \texttt{e}_{0:31} \leftarrow \texttt{c}_{0:31} \\ \texttt{else } \texttt{e}_{0:31} \leftarrow \texttt{d}_{0:31} \\ \texttt{if } & (\texttt{a}_{32:63} = \texttt{b}_{32:63}) \texttt{ then } \texttt{e}_{32:63} \leftarrow \texttt{c}_{32:63} \\ \texttt{else } \texttt{e}_{32:63} \leftarrow \texttt{d}_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in the C programming language. For example, the aforementioned intrinsic maps to the following logical expression: a = b? c : d.

Figure 190. Vector select Floating-Point equal (\_\_ev\_select\_fs\_eq)



Table 197. \_\_ev\_select\_fs\_eq (registers altered by).

| е           | а           | b           | С           | d           | Maps to                          |
|-------------|-------------|-------------|-------------|-------------|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64 onaque | evfscmpeq x,a,b<br>evsel e,c,d,x |

\_\_ev\_select\_fs\_gt PM0045

## \_ev\_select\_fs\_gt

Vector Select Floating-Point Greater Than

```
\begin{array}{l} \textbf{e} = \underline{\quad} \textbf{ev\_select\_fs\_gt(a,b,c,d)} \\ \textbf{if} \quad (a_{0:31} > b_{0:31}) \quad \textbf{then} \ e_{0:31} \leftarrow c_{0:31} \\ \textbf{else} \ e_{0:31} \leftarrow d_{0:31} \\ \textbf{if} \ (a_{32:63} > b_{32:63}) \ \textbf{then} \ e_{32:63} \leftarrow c_{32:63} \\ \textbf{else} \ e_{32:63} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a > b? c : d.

Figure 191. Vector select Floating-Point greater than (\_\_ev\_select\_fs\_gt)



Table 198. \_\_ev\_select\_fs\_gt (registers altered by).

| е           | а           | b           | С           | d           | Maps to                          |
|-------------|-------------|-------------|-------------|-------------|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evfscmpgt x,a,b<br>evsel e,c,d,x |

PM0045 \_\_ev\_select\_fs\_lt

### \_\_ev\_select\_fs\_lt

Vector Select Floating-Point Less Than

```
\begin{array}{l} \textbf{e=\_ev\_select\_fs\_lt(a,b,c,d)} \\ \textbf{if} \quad (a_{0:31} < b_{0:31}) \ \ \textbf{then} \ \ \textbf{e}_{0:31} \leftarrow \textbf{c}_{0:31} \\ \textbf{else} \ \ \textbf{e}_{0:31} \leftarrow \textbf{d}_{0:31} \\ \textbf{if} \quad (a_{32:63} < b_{32:63}) \ \ \textbf{then} \ \ \textbf{e}_{32:63} \leftarrow \textbf{c}_{32:63} \\ \textbf{else} \ \ \textbf{e}_{32:63} \leftarrow \textbf{d}_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a < b? c : d.

Figure 192. Vector select Floating-Point less than (\_\_ev\_select\_fs\_lt)



Table 199. \_\_ev\_select\_fs\_lt (registers altered by).

| е           | а           | b           | С           | d           | Maps to                          |
|-------------|-------------|-------------|-------------|-------------|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evfscmplt x,a,b<br>evsel e,c,d,x |

### \_ev\_select\_fs\_tst\_eq

Vector Select Floating-Point Test Equal

```
\begin{array}{lll} \textbf{e} = & \_\textbf{ev\_select\_fs\_tst\_eq(a,b,c,d)} \\ \textbf{if} & (a_{0:31} = b_{0:31}) \ \ \textbf{then} \ \ \textbf{e}_{0:31} \leftarrow \textbf{c}_{0:31} \\ \textbf{else} \ \ \textbf{e}_{0:31} \leftarrow \textbf{d}_{0:31} \\ \textbf{if} & (a_{32:63} = b_{32:63}) \ \ \textbf{then} \ \ \textbf{e}_{32:63} \leftarrow \textbf{c}_{32:63} \\ \textbf{else} \ \ \textbf{e}_{32:63} \leftarrow \textbf{d}_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The \_\_ev\_select\_\* functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a =b? c : d. This intrinsic differs from \_\_ev\_select\_fs\_eq because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_select\_fs\_eq instead.

Figure 193. Vector select Floating-Point test equal (\_\_ev\_select\_fs\_tst\_eq)



Table 200. \_\_ev\_select\_fs\_tst\_eq (registers altered by).

| е           | а           | b           | С           | d           | Maps to                          |
|-------------|-------------|-------------|-------------|-------------|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evfststeq x,a,b<br>evsel e,c,d,x |

238/315 Doc ID 13881 Rev 3

### ev\_select\_fs\_tst\_gt

Vector Select Floating-Point Test Greater Than

```
e = ___ev_select_fs_tst_gt(a,b,c,d)
if (a_{0:31} > b_{0:31}) then e_{0:31} \leftarrow c_{0:31}
\texttt{else e}_{0:31} \leftarrow \texttt{d}_{0:31}
if (a_{32:63} > b_{32:63}) then e_{32:63} \leftarrow c_{32:63}
else e_{32:63} \leftarrow d_{32:63}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The \_\_ev\_select\_\* functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a > b ? c : d. This intrinsic differs from \_\_ev\_select\_fs\_gt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_select\_fs\_gt instead.

31 63 а

Figure 194. Vector select Floating-Point test greater than (\_\_ev\_select\_fs\_tst\_gt)



Table 201. \_\_ev\_select\_fs\_tst\_gt (registers altered by).

| е           | а           | b           | С           | d | Maps to                          |
|-------------|-------------|-------------|-------------|---|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque |   | evfststgt x,a,b<br>evsel e,c,d,x |

### \_ev\_select\_fs\_tst\_lt

Vector Select Floating-Point Test Less Than

```
\begin{array}{l} \textbf{e} = \_\textbf{ev\_select\_fs\_tst\_lt(a,b,c,d)} \\ \textbf{if} \quad (a_{0:31} < b_{0:31}) \quad \textbf{then} \ e_{0:31} \leftarrow c_{0:31} \\ \textbf{else} \ e_{0:31} \leftarrow d_{0:31} \\ \textbf{if} \ (a_{32:63} < b_{32:63}) \quad \textbf{then} \ e_{32:63} \leftarrow c_{32:63} \\ \textbf{else} \ e_{32:63} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The \_\_ev\_select\_\* functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a < b? c : d. This intrinsic differs from \_\_ev\_select\_fs\_lt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_select\_fs\_lt instead.

Figure 195. Vector select Floating-Point test less than (\_\_ev\_select\_fs\_tst\_lt)



Table 202. \_\_ev\_select\_fs\_tst\_lt (registers altered by).

| е           | а           | b           | С           | d           | Maps to                          |
|-------------|-------------|-------------|-------------|-------------|----------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evfststlt x,a,b<br>evsel e,c,d,x |

PM0045 \_\_ev\_select\_gts

## \_\_ev\_select\_gts

Vector Select Greater Than Signed

```
\begin{array}{l} \textbf{e} = \_\textbf{ev\_select\_gts(a,b,c,d)} \\ \textbf{if} \quad (a_{0:31} >_{\texttt{signed}} b_{0:31}) \quad \textbf{then} \ e_{0:31} \leftarrow c_{0:31} \\ \textbf{else} \ e_{0:31} \leftarrow d_{0:31} \\ \textbf{if} \ (a_{32:63} >_{\texttt{signed}} b_{32:63}) \quad \textbf{then} \ e_{32:63} \leftarrow c_{32:63} \\ \textbf{else} \ e_{32:63} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a > b? c : d.





Table 203. \_\_ev\_select\_gts (registers altered by).

|   | е           | а           | b           | С           | d           | Maps to                         |
|---|-------------|-------------|-------------|-------------|-------------|---------------------------------|
| 1 | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evcmpgts x,a,b<br>evsel e,c,d,x |

\_\_ev\_select\_gtu PM0045

## \_\_ev\_select\_gtu

Vector Select Greater Than Unsigned

```
\begin{array}{lll} \textbf{e} = & \_\textbf{ev\_select\_gtu(a,b,c,d)} \\ \textbf{if} & (a_{0:31} > _{unsigned} c_{0:31}) & then \ e_{0:31} \leftarrow c_{0:31} \\ \textbf{else} \ e_{0:31} \leftarrow d_{0:31} \\ \textbf{if} & (a_{32:63} > _{unsigned} b_{32:63}) & then \ e_{32:63} \leftarrow c_{32:63} \\ \textbf{else} \ e_{32:63} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a > b? c : d.

Figure 197. Vector select greater than unsigned (\_\_ev\_select\_gtu)



Table 204. \_\_ev\_select\_gtu (registers altered by).

| е           | Α           | В           | С           | D           | Maps to                         |
|-------------|-------------|-------------|-------------|-------------|---------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evcmpgtu x,a,b<br>evsel e,c,d,x |

PM0045 \_\_ev\_select\_lts

### \_ev\_select\_lts

Vector Select Less Than Signed

```
\begin{array}{l} \textbf{e=\_ev\_select\_lts(a,b,c,d)} \\ \textbf{if} \quad (a_{0:31} <_{\texttt{signed}} b_{0:31}) \quad \textbf{then} \ e_{0:31} \leftarrow c_{0:31} \\ \textbf{else} \ e_{0:31} \leftarrow d_{0:31} \\ \textbf{if} \ (a_{32:63} <_{\texttt{signed}} b_{32:63}) \quad \textbf{then} \ \textbf{e} \leftarrow c_{32:63} \\ \textbf{else} \ \textbf{e} \leftarrow d_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a < b? c : d.





Table 205. \_\_ev\_select\_lts (registers altered by).

| е           | а           | b           | С           | d           | Maps to                         |
|-------------|-------------|-------------|-------------|-------------|---------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64 opaque | evcmplts x,a,b<br>evsel e,c,d,x |

\_\_ev\_select\_ltu PM0045

# \_ev\_select\_ltu

Vector Select Less Than Unsigned

```
\begin{array}{l} \textbf{e} = \_\textbf{ev\_select\_ltu}(\textbf{a},\textbf{b},\textbf{c},\textbf{d}) \\ \textbf{if} \quad (\textbf{a}_{0:31} <<_{unsigned} \ \textbf{b}_{0:31}) \quad \textbf{then} \ \textbf{e}_{0:31} \leftarrow \textbf{c}_{0:31} \\ \textbf{else} \ \textbf{e}_{0:31} \leftarrow \textbf{d}_{0:31} \\ \textbf{if} \quad (\textbf{a}_{32:63} <_{unsigned} \ \textbf{b}_{32:63}) \quad \textbf{then} \ \textbf{e}_{32:63} \leftarrow \textbf{c}_{32:63} \\ \textbf{else} \ \textbf{e}_{32:63} \leftarrow \textbf{d}_{32:63} \end{array}
```

This intrinsic returns a concatenated value of the upper and lower bits of parameter c or d based on the sizes of the upper and lower bits of parameters a and b. The  $\__ev_select_*$  functions work like the ? : operator in C. For example, the aforementioned intrinsic maps to the following logical expression: a < b? c : d.

Figure 199. Vector select less than unsigned (\_\_ev\_select\_ltu)



Table 206. \_\_ev\_select\_ltu (registers altered by).

| е           | а           | b           | С           | d           | Maps to                         |
|-------------|-------------|-------------|-------------|-------------|---------------------------------|
| ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | ev64_opaque | evcmpltu x,a,b<br>evsel e,c,d,x |

PM0045 \_\_ev\_slw

# \_\_ev\_slw

Vector Shift Left Word

```
\begin{aligned} & \textbf{d} = \_\textbf{ev\_slw} \ (\textbf{a}, \textbf{b}) \\ & \text{nh} \ \leftarrow \textbf{b}_{26:31} \\ & \text{nl} \ \leftarrow \textbf{b}_{58:63} \\ & \textbf{d}_{0:31} \ \leftarrow \text{SL} (\textbf{a}_{0:31}, \ \textbf{nh}) \\ & \textbf{d}_{32:63} \ \leftarrow \text{SL} (\textbf{a}_{32:63}, \ \textbf{nl}) \end{aligned}
```

Each of the high and low elements of parameter a are shifted left by an amount specified in parameter b. The result is placed into parameter d. The separate shift amounts for each element are specified by 6 bits in parameter b that lie in bit positions 26–31 and 58–63.

Shift amounts from 32 to 63 give a zero result.

Figure 200. Vector shift left word (\_\_ev\_slw)



Table 207. \_\_ev\_slw (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evslw d,a,b |

\_\_ev\_slwi PM0045

# \_\_ev\_slwi

Vector Shift Left Word Immediate

```
\begin{aligned} & \textbf{d} = \underline{\quad} \textbf{ev\_slwi (a,b)} \\ & \textbf{n} \leftarrow \textbf{UIMM} \\ & \textbf{d}_{0:31} \leftarrow \textbf{SL}(\textbf{a}_{0:31}, \textbf{n}) \\ & \textbf{d}_{32:63} \leftarrow \textbf{SL}(\textbf{a}_{32:63}, \textbf{n}) \end{aligned}
```

Both high and low elements of parameter a are shifted left by the 5-bit UIMM value, and the results are placed in parameter d.

Figure 201. Vector shift left word immediate (\_\_ev\_slwi)



Table 208. \_\_ev\_slwi (registers altered by).

| d           | а           | b              | Maps to      |
|-------------|-------------|----------------|--------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evslwi d,a,b |

PM0045 \_\_ev\_splatfi

## \_\_ev\_splatfi

Vector Splat Fractional Immediate

$$\begin{array}{l} \textbf{d} = \_\texttt{ev\_splatfi(a)} \\ \textbf{d}_{0:31} \leftarrow \texttt{SIMM} \ | \ | \ |^{27}\textbf{0} \\ \textbf{d}_{32:63} \leftarrow \texttt{SIMM} \ | \ | \ |^{27}\textbf{0} \end{array}$$

The 5-bit immediate value is padded with trailing zeros and placed in both elements of parameter d, as shown in *Figure 202*. The SIMM ends up in bit positions d[0–4] and d[32–36].

Figure 202. Vector splat fractional immediate (\_\_ev\_splatfi)



Table 209. \_\_ev\_splatfi (registers altered by).

| d           | а            | Maps to       |  |
|-------------|--------------|---------------|--|
| ev64_opaque | 5-bit signed | evsplatfi d,a |  |

\_ev\_splati PM0045

# \_\_ev\_splati

Vector Splat Immediate

 $\begin{aligned} & \textbf{d} = \underline{\quad} \textbf{ev\_splati (a)} \\ & \textbf{d}_{0:31} \leftarrow \texttt{EXTS (SIMM)} \\ & \textbf{d}_{32:63} \leftarrow \texttt{EXTS (SIMM)} \end{aligned}$ 

The 5-bit immediate value is sign-extended and placed in both elements of parameter d, as shown in *Figure 203*.

Figure 203. \_\_ev\_splati sign extend



Table 210. \_\_ev\_splati (registers altered by).

| d a         |              | Maps to      |  |
|-------------|--------------|--------------|--|
| ev64_opaque | 5-bit signed | evsplati d,a |  |

PM0045 \_\_ev\_srwis

### \_\_ev\_srwis

Vector Shift Right Word Immediate Signed

```
\begin{aligned} &\textbf{d} = \_\textbf{ev\_srwis(a,b)} \\ &\textbf{n} &\leftarrow \textbf{UIMM} \\ &\textbf{d}_{0:31} &\leftarrow \textbf{EXTS (a}_{0:31-n}) \\ &\textbf{d}_{32:63} &\leftarrow \textbf{EXTS (b}_{32:63-n}) \end{aligned}
```

Both high and low elements of parameter a are shifted right by the 5-bit UIMM value. Bits in the most significant positions vacated by the shift are filled with a copy of the sign bit.

Figure 204. Vector shift right word immediate signed (\_\_ev\_srwis)



Table 211. \_\_ev\_srwis (registers altered by).

| d           | а           | b              | Maps to       |
|-------------|-------------|----------------|---------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evsrwis d,a,b |

## \_\_ev\_srwiu

Vector Shift Right Word Immediate Unsigned

$$\begin{aligned} & \textbf{d} = \_ev\_srwiu(a,b) \\ & n \leftarrow \texttt{UIMM} \\ & d_{0:31} \leftarrow \texttt{EXTZ} \ (a_{0:31-n}) \\ & d_{32:63} \leftarrow \texttt{EXTZ} \ (a_{32:63-n}) \end{aligned}$$

Both high and low elements of parameter a are shifted right by the 5-bit UIMM value; 0 bits are shifted in to the most significant position. Bits in the most significant positions vacated by the shift are filled with a zero bit.

Figure 205. Vector shift right word immediate unsigned (\_\_ev\_srwiu)



Table 212. \_\_ev\_srwiu (registers altered by).

| d           | а           | b              | Maps to       |
|-------------|-------------|----------------|---------------|
| ev64_opaque | ev64_opaque | 5-bit unsigned | evsrwiu d,a,b |

PM0045 \_\_ev\_srws

### \_ev\_srws

Vector Shift Right Word Signed

```
\begin{aligned} & \textbf{d} = \_\texttt{ev\_srws} \ (\textbf{a}, \textbf{b}) \\ & \text{nh} \ \leftarrow \textbf{b}_{26:31} \\ & \text{nl} \ \leftarrow \textbf{b}_{58:63} \\ & \textbf{d}_{0:31} \ \leftarrow \texttt{EXTS} \ (\textbf{a}_{0:31-\text{nh}}) \\ & \textbf{d}_{32:63} \ \leftarrow \texttt{EXTS} \ (\textbf{a}_{32:63-\text{nl}}) \end{aligned}
```

Both the high and low elements of parameter a are shifted right by an amount specified in parameter b. The result is placed into parameter d. The separate shift amounts for each element are specified by 6 bits in parameter b that lie in bit positions 26–31 and 58–63. The sign bits are shifted in to the most significant position.

Shift amounts from 32 to 63 give a result of 32 sign bits.

Figure 206. Vector shift right word signed (\_\_ev\_srws)



Table 213. \_\_ev\_srws (registers altered by).

| d           | а           | b           | Maps to      |
|-------------|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evsrws d,a,b |

\_\_ev\_srwu PM0045

#### \_\_ev\_srwu

Vector Shift Right Word Unsigned

```
\begin{aligned} & \textbf{d} = \_\texttt{ev\_srwu (a,b)} \\ & \text{nh } \leftarrow b_{26:31} \\ & \text{nl } \leftarrow b_{58:63} \\ & \textbf{d}_{0:31} \leftarrow \texttt{EXTZ (a}_{0:31-nh}) \\ & \textbf{d}_{32:63} \leftarrow \texttt{EXTZ (a}_{32:63-nl}) \end{aligned}
```

Both the high and low elements of parameter a are shifted right by an amount specified in parameter b. The result is placed into parameter d. The separate shift amounts for each element are specified by 6 bits in parameter b that lie in bit positions 26–31 and 58–63. Zero bits are shifted in to the most significant position.

Shift amounts from 32 to 63 give a zero result.

Figure 207. Vector shift right word unsigned (\_\_ev\_srwu)



Table 214. \_\_ev\_srwu (registers altered by).

| d           | а           | b           | Maps to      |
|-------------|-------------|-------------|--------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evsrwu d,a,b |

PM0045 \_\_ev\_stdd

## \_\_ev\_stdd

Vector Store Double of Double

```
\label{eq:def_def} \begin{split} \mathbf{d} &= \underline{\quad} \mathbf{ev\_stdd} \ (\mathbf{a}, \mathbf{b}, \mathbf{c}) \\ \text{if } (\mathbf{a} = \mathbf{0}) \ \text{then temp} &\leftarrow \mathbf{0} \\ \text{else temp} &\leftarrow (\mathbf{a}) \\ \text{EA} &\leftarrow \text{temp} + \text{EXTZ} (\text{UIMM*8}) \\ \text{MEM} \ (\text{EA}, \mathbf{8}) &\leftarrow \text{RS}_{0:63} \end{split}
```

The contents of rS are stored as a double word in storage addressed by EA.

Figure 208 shows how bytes are stored in memory as determined by the endian mode.

Figure 208. \_\_ev\_stdd results in big- and little-endian modes



Table 215. \_\_ev\_stdd (registers altered by).

| d    | а           | b           | С              | Maps to        |
|------|-------------|-------------|----------------|----------------|
| void | ev64_opaque | ev64_opaque | 5-bit unsigned | evstdd d,a,b,c |

\_\_ev\_stddx PM0045

## \_\_ev\_stddx

Vector Store Double of Double Indexed

```
d = \underline{\text{ev\_stddx (a,b,c)}}
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow \text{temp + (b)}
MEM(EA,8) \leftarrow RS_{0:63}
```

The contents of rS are stored as a double word in storage addressed by EA.

Figure 209 shows how bytes are stored in memory as determined by the endian mode.

Figure 209. \_\_ev\_stdd[x] results in Big- and Little-Endian modes



Table 216. \_\_ev\_stddx (registers altered by).

| d    | а           | b           | С       | Maps to         |
|------|-------------|-------------|---------|-----------------|
| void | ev64_opaque | ev64_opaque | int32_t | evstddx d,a,b,c |

PM0045 \_\_ev\_stdh

# \_ev\_stdh

Vector Store Double of Four Half Words

```
\begin{array}{l} {\bf d = \_ev\_stdh \, (a,b,c)} \\ {\it if \, (a = 0) \, then \, temp \, \leftarrow 0} \\ {\it else \, temp \, \leftarrow a} \\ {\it EA \, \leftarrow temp \, + \, EXTZ \, (C*8)} \\ {\it MEM \, (EA,2) \, \leftarrow RS_{0:15}} \\ {\it MEM \, (EA+2,2) \, \leftarrow RS_{16:31}} \\ {\it MEM \, (EA+4,2) \, \leftarrow RS_{32:47}} \\ {\it MEM \, (EA+6,2) \, \leftarrow RS_{48:63}} \end{array}
```

The contents of **r**S are stored as four half words in storage addressed by EA.

Figure 210 shows how bytes are stored in memory as determined by the endian mode.

Figure 210. \_\_ev\_stdh results in Big- and Little-Endian modes



Table 217. \_\_ev\_stdh (registers altered by).

| d    | а           | b           | С              | Maps to        |
|------|-------------|-------------|----------------|----------------|
| void | ev64_opaque | ev64_opaque | 5-bit unsigned | evstdh d,a,b,c |

\_\_ev\_stdhx PM0045

# \_\_ev\_stdhx

Vector Store Double of Four Half Words Indexed

```
\begin{array}{l} \textbf{d = \_ev\_stdhx (a,b,c)} \\ \textbf{if (a = 0) then temp} \leftarrow \textbf{0} \\ \textbf{else temp} \leftarrow \textbf{(a)} \\ \textbf{EA} \leftarrow \textbf{temp + (b)} \\ \textbf{MEM (EA,2)} \leftarrow \textbf{RS}_{0:15} \\ \textbf{MEM (EA+2,2)} \leftarrow \textbf{RS}_{16:31} \\ \textbf{MEM (EA+4,2)} \leftarrow \textbf{RS}_{32:47} \\ \textbf{MEM (EA+6,2)} \leftarrow \textbf{RS}_{48:63} \end{array}
```

The contents of **r**S are stored as four half words in storage addressed by EA.

Figure 211 shows how bytes are stored in memory as determined by the endian mode.

Figure 211. \_\_ev\_stdhx results in Big- and Little-Endian modes



Table 218. \_\_ev\_stdhx (registers altered by).

| d    | а           | b           | С       | Maps to         |
|------|-------------|-------------|---------|-----------------|
| void | ev64_opaque | ev64_opaque | int32_t | evstdhx d,a,b,c |

PM0045 \_\_ev\_stdw

## \_\_ev\_stdw

Vector Store Double of Two Words

```
d = \_ev\_stdw (a,b,c)
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + EXTZ (UIMM*8)
MEM (EA,4) \leftarrow RS_{0:31}
MEM (EA+4,4) \leftarrow RS_{32:63}
```

The contents of rS are stored as two words in storage addressed by EA.

Figure 212 shows how bytes are stored in memory as determined by the endian mode.

Figure 212. \_\_ev\_stdw results in Big- and Little-Endian modes



Table 219. \_\_ev\_stdw (registers altered by).

| d    | а           | b           | С              | Maps to        |
|------|-------------|-------------|----------------|----------------|
| void | ev64_opaque | ev64_opaque | 5-bit unsigned | evstdw d,a,b,c |

\_\_ev\_stdwx PM0045

# \_\_ev\_stdwx

Vector Store Double of Two Words Indexed

```
d = \underline{\quad ev\_stdwx (a,b,c)}
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + (b)
MEM(EA,4) \leftarrow RS_{0:31}
MEM(EA+4,4) \leftarrow RS_{32:63}
```

The contents of **r**S are stored as two words in storage addressed by EA.

Figure 213 shows how bytes are stored in memory as determined by the endian mode.

Figure 213. \_\_ev\_stdwx results in Big- and Little-Endian modes



Table 220. \_\_ev\_stdwx (registers altered by).

| d    | а           | b           | С       | Maps to         |
|------|-------------|-------------|---------|-----------------|
| void | ev64_opaque | ev64_opaque | int32_t | evstdwx d,a,b,c |

PM0045 \_\_ev\_stwhe

## \_ev\_stwhe

Vector Store Word of Two Half Words from Even

```
d = \_ev\_stwhe (a,b,c)
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + EXTZ (UIMM*4)
MEM (EA,2) \leftarrow RS_{0:15}
MEM (EA+2,2) \leftarrow RS_{32:47}
```

The even half words from each element of  ${\bf r}{\bf S}$  are stored as two half words in storage addressed by EA.

Figure 214 shows how bytes are stored in memory as determined by the endian mode.

Figure 214. \_\_ev\_stwhe results in Big- and Little-Endian modes



Table 221. \_\_ev\_stwhe (registers altered by).

| d    | а           | b        | С              | Maps to        |
|------|-------------|----------|----------------|----------------|
| void | ev64_opaque | uint32_t | 5-bit unsigned | evstdwhe d,a,b |

\_\_ev\_stwhex PM0045

# \_ev\_stwhex

Vector Store Word of Two Half Words from Even Indexed

```
\label{eq:def_def} \begin{split} \mathbf{d} &= \underline{\quad} \mathbf{ev\_stwhex} \ (\mathbf{a}, \mathbf{b}, \mathbf{c}) \\ \text{if} \ (\mathbf{a} = \mathbf{0}) \ \text{then} \ \text{temp} \leftarrow \mathbf{0} \\ \text{else temp} &\leftarrow (\mathbf{a}) \\ \text{EA} &\leftarrow \text{temp} + (\mathbf{b}) \\ \text{MEM} \ (\mathbf{EA}, \mathbf{2}) &\leftarrow \mathbf{RS}_{0:15} \\ \text{MEM} \ (\mathbf{EA} + \mathbf{2}, \mathbf{2}) &\leftarrow \mathbf{RS}_{32:47} \end{split}
```

The even half words from each element of **r**S are stored as two half words in storage addressed by EA.

Figure 215 shows how bytes are stored in memory as determined by the endian mode.

Figure 215. \_\_ev\_stwhex results in Big- and Little-Endian modes



Table 222. \_\_ev\_stwhex (registers altered by).

| d    | а           | b        | С       | Maps to          |
|------|-------------|----------|---------|------------------|
| void | ev64_opaque | uint32_t | int32_t | evstwhex d,a,b,c |

PM0045 \_\_ev\_stwho

# \_\_ev\_stwho

Vector Store Word of Two Half Words from Odd

```
\label{eq:def_def} \begin{split} \mathbf{d} &= \_\mathbf{ev\_stwho} \; (\mathbf{a}, \mathbf{b}, \mathbf{c}) \\ &\text{if } \; (\mathbf{a} = 0) \; \; \text{then temp} \; \leftarrow 0 \\ &\text{else temp} \; \leftarrow (\mathbf{a}) \\ &\text{EA} \; \leftarrow \text{temp} \; + \; \text{EXTZ} \; (\text{UIMM*4}) \\ &\text{MEM} \; (\text{EA}, 2) \; \leftarrow \text{RS}_{16:31} \\ &\text{MEM} \; (\text{EA+2,2}) \; \leftarrow \text{RS}_{48:63} \end{split}
```

The odd half words from each element of  ${\bf r}{\bf S}$  are stored as two half words in storage addressed by EA.

Figure 216. \_\_ev\_stwho results in Big- and Little-Endian modes



Table 223. \_\_ev\_stwho (registers altered by).

| d    | а           | b        | С              | Maps to         |
|------|-------------|----------|----------------|-----------------|
| void | ev64_opaque | uint32_t | 5-bit unsigned | evstwho d,a,b,c |

\_\_ev\_stwhox PM0045

# \_ev\_stwhox

Vector Store Word of Two Half Words from Odd Indexed

```
\label{eq:def_def} \begin{split} \mathbf{d} &= \underline{\quad} \mathbf{ev\_stwhox} \ (\mathbf{a}, \mathbf{b}, \mathbf{c}) \\ \text{if } (\mathbf{a} = \mathbf{0}) \ \text{then temp} \leftarrow \mathbf{0} \\ \text{else temp} \leftarrow (\mathbf{a}) \\ \text{EA} \leftarrow \text{temp} + (\mathbf{b}) \\ \text{MEM} \ (\mathbf{EA}, \mathbf{2}) \leftarrow \mathbf{RS}_{\mathbf{16}: \mathbf{31}} \\ \text{MEM} \ (\mathbf{EA} + \mathbf{2}, \mathbf{2}) \leftarrow \mathbf{RS}_{\mathbf{48}: \mathbf{63}} \end{split}
```

The odd half words from each element of **r**S are stored as two half words in storage addressed by EA.

Figure 217 shows how bytes are stored in memory as determined by the endian mode.

Figure 217. \_\_ev\_stwhox results in Big- and Little-Endian modes



Table 224. \_\_ev\_stwhox (registers altered by).

|   | d    | а           | b        | С       | Maps to          |
|---|------|-------------|----------|---------|------------------|
| , | void | ev64_opaque | uint32_t | int32_t | evstwhox d,a,b,c |

PM0045 \_\_ev\_stwwe

## \_\_ev\_stwwe

Vector Store Word of Word from Even

```
d = __ev_stwwe (a,b,c)

if (a = 0) then temp \leftarrow 0

else temp \leftarrow (a)

EA \leftarrow temp + EXTZ(UIMM*4)

MEM(EA,4) \leftarrow RS<sub>0:31</sub>
```

The even word of rS is stored in storage addressed by EA.

Figure 218 shows how bytes are stored in memory as determined by the endian mode.

Figure 218. \_\_ev\_stwwe results in Big- and Little-Endian modes



Table 225. \_\_ev\_stwwe (registers altered by).

| d    | а           | b        | С              | Maps to         |
|------|-------------|----------|----------------|-----------------|
| void | ev64_opaque | uint32_t | 5-bit unsigned | evstwwe d,a,b,c |

\_\_ev\_stwwex PM0045

## \_ev\_stwwex

Vector Store Word of Word from Even Indexed

```
d = \_ev\_stwwex (a,b,c)
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + (b)
MEM(EA,4) \leftarrow RS_{0:31}
```

The even word of **r**S is stored in storage addressed by EA.

Figure 219 shows how bytes are stored in memory as determined by the endian mode.

Figure 219. \_\_ev\_stwwex results in Big- and Little-Endian modes



Table 226. \_\_ev\_stwwex (registers altered by).

| d    | а           | b        | С       | Maps to          |
|------|-------------|----------|---------|------------------|
| void | ev64_opaque | uint32_t | int32_t | evstwwex d,a,b,c |

PM0045 \_\_ev\_stwwo

## \_\_ev\_stwwo

Vector Store Word of Word from Odd

```
d = __ev_stwwo (a,b,c)

if (a = 0) then temp \leftarrow 0

else temp \leftarrow (a)

EA \leftarrow temp + EXTZ (UIMM*4)

MEM(EA,4) \leftarrow rS<sub>32:63</sub>
```

The odd word of **r**S is stored in storage addressed by EA.

Figure 220 shows how bytes are stored in memory as determined by the endian mode.

Figure 220. \_\_ev\_stwwo results in Big- and Little-Endian modes



Table 227. \_\_ev\_stwwo (registers altered by).

| d    | а           | b        | С              | Maps to         |
|------|-------------|----------|----------------|-----------------|
| void | ev64_opaque | uint32_t | 5-bit unsigned | evstwwo d,a,b,c |

\_\_ev\_stwwox PM0045

## \_\_ev\_stwwox

Vector Store Word of Word from Odd Indexed

```
d = \underline{\quad ev\_stwwox(a,b,c)}
if (a = 0) then temp \leftarrow 0
else temp \leftarrow (a)
EA \leftarrow temp + (b)
MEM(EA,4) \leftarrow rS_{32:63}
```

The odd word of **r**S is stored in storage addressed by EA.

Figure 221 shows how bytes are stored in memory as determined by the endian mode.

Figure 221. \_\_ev\_stwwox results in Big- and Little-Endian modes



Table 228. \_\_ev\_stwwox (registers altered by).

| d    | а           | b        | С       | Maps to          |
|------|-------------|----------|---------|------------------|
| void | ev64_opaque | uint32_t | int32_t | evstwwox d,a,b,c |

PM0045 \_\_ev\_subfsmiaaw

# \_ev\_subfsmiaaw

Vector Subtract Signed, Modulo, Integer to Accumulator Word

```
\begin{array}{l} \textbf{d = \_ev\_subfsmiaaw(a)} \\ // \  \, \textbf{high} \\ \textbf{d}_{0:31} \leftarrow \textbf{ACC}_{0:31} - \textbf{a}_{0:31} \\ // \  \, \textbf{low} \\ \textbf{d}_{32:63} \leftarrow \textbf{ACC}_{32:63} - \textbf{a}_{32:63} \\ // \  \, \textbf{update accumulator} \\ \textbf{ACC}_{0:63} \leftarrow \textbf{d}_{0:63} \end{array}
```

Each word element in parameter a is subtracted from the corresponding element in the accumulator and the difference is placed into the corresponding parameter d word and into the accumulator.

Other registers altered: ACC

Figure 222. Vector subtract signed, modulo, integer to accumulator Word (\_\_ev\_subfsmiaaw)



Table 229. \_\_ev\_subfsmiaaw (registers altered by).

| d           | а           | Maps to          |
|-------------|-------------|------------------|
| ev64_opaque | ev64_opaque | evsubfsmiaaw d,a |

ev subfssiaaw PM0045

## \_ev\_subfssiaaw

Vector Subtract Signed, Saturate, Integer to Accumulator Word

```
 \begin{aligned} & \textbf{d} = \_\texttt{ev\_subfssiaaw(a)} \\ & // \text{ high} \\ & \texttt{temp}_{0:63} \leftarrow \texttt{EXTS}(\texttt{ACC}_{0:31}) - \texttt{EXTS}(\texttt{a}_{0:31}) \\ & \texttt{ovh} \leftarrow \texttt{temp}_{31} \oplus \texttt{temp}_{32} \\ & \texttt{d}_{0:31} \leftarrow \texttt{SATURATE}(\texttt{ovh}, \texttt{temp}_{31}, \texttt{0x80000000}, \texttt{0x7fffffff}, \texttt{temp}_{32:63}) \\ & // \texttt{low} \\ & \texttt{temp}_{0:63} \leftarrow \texttt{EXTS}(\texttt{ACC}_{32:63}) - \texttt{EXTS}(\texttt{a}_{32:63}) \\ & \texttt{ovl} \leftarrow \texttt{temp}_{31} \oplus \texttt{temp}_{32} \\ & \texttt{d}_{32:63} \leftarrow \texttt{SATURATE}(\texttt{ovl}, \texttt{temp}_{31}, \texttt{0x80000000}, \texttt{0x7fffffff}, \texttt{temp}_{32:63}) \\ & // \texttt{update} \texttt{accumulator} \\ & \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63} \\ & \texttt{SPEFSCR}_{\texttt{OVH}} \leftarrow \texttt{ovh} \\ & \texttt{SPEFSCR}_{\texttt{OVH}} \leftarrow \texttt{ovl} \\ & \texttt{SPEFSCR}_{\texttt{SOVH}} \leftarrow \texttt{SPEFSCR}_{\texttt{SOVH}} \mid \texttt{ovh} \\ & \texttt{SPEFSCR}_{\texttt{SOV}} \leftarrow \texttt{SPEFSCR}_{\texttt{SOV}} \mid \texttt{ovl} \end{aligned}
```

Each signed integer word element in parameter a is sign-extended and subtracted from the corresponding sign-extended element in the accumulator, saturating if overflow occurs, and the results are placed in parameter d and the accumulator. Any overflow is recorded in the SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC

Figure 223. Vector subtract signed, saturate, integer to accumulator Word (\_\_ev\_subfssiaaw)



Table 230. \_\_ev\_subfssiaaw (registers altered by).

| d           | а           | Maps to          |
|-------------|-------------|------------------|
| ev64_opaque | ev64_opaque | evsubfssiaaw d,a |

PM0045 \_\_ev\_subfumiaaw

# \_ev\_subfumiaaw

Vector Subtract Unsigned, Modulo, Integer to Accumulator Word

```
 \begin{aligned} & d = \_ev\_subfumiaaw(a) \\ & // \ high \\ & d_{0:31} \leftarrow ACC_{0:31} - a_{0:31} \\ & // \ low \\ & d_{32:63} \leftarrow ACC_{32:63} - a_{32:63} \\ & // \ update \ accumulator \\ & ACC_{0:63} \leftarrow d_{0:63} \end{aligned}
```

Each unsigned integer word element in parameter a is subtracted from the corresponding element in the accumulator, and the results are placed in the corresponding parameter d and into the accumulator.

Other registers altered: ACC

Figure 224. Vector subtract unsigned, modulo, integer to accumulator Word (\_\_ev\_subfumiaaw)



Table 231. \_\_ev\_subfumiaaw (registers altered by).

| d           | а           | Maps to          |
|-------------|-------------|------------------|
| ev64_opaque | ev64_opaque | evsubfumiaaw d,a |

ev subfusiaaw PM0045

## \_ev\_subfusiaaw

Vector Subtract Unsigned, Saturate, Integer to Accumulator Word

```
 \begin{aligned} & \textbf{d} = \_\texttt{ev\_subfusiaaw(a)} \\ & // \text{ high} \\ & \texttt{temp}_{0:63} \leftarrow \texttt{EXTZ}(\texttt{ACC}_{0:31}) - \texttt{EXTZ}(\texttt{a}_{0:31}) \\ & \texttt{ovh} \leftarrow \texttt{temp}_{31} \\ & \texttt{d}_{0:31} \leftarrow \texttt{SATURATE}(\texttt{ovh, temp}_{31}, \texttt{0x000000000}, \texttt{0x000000000}, \texttt{temp}_{32:63}) \\ & // \texttt{low} \\ & \texttt{temp}_{0:63} \leftarrow \texttt{EXTS}(\texttt{ACC}_{32:63}) - \texttt{EXTS}(\texttt{a}_{32:63}) \\ & \texttt{ovl} \leftarrow \texttt{temp}_{31} \\ & \texttt{d}_{32:63} \leftarrow \texttt{SATURATE}(\texttt{ovl, temp}_{31}, \texttt{0x000000000}, \texttt{0x00000000}, \texttt{temp}_{32:63}) \\ & // \texttt{update accumulator} \\ & \texttt{ACC}_{0:63} \leftarrow \texttt{d}_{0:63} \\ & \texttt{SPEFSCR}_{\text{OVH}} \leftarrow \texttt{ovh} \\ & \texttt{SPEFSCR}_{\text{SOVH}} \leftarrow \texttt{SPEFSCR}_{\text{SOVH}} \mid \texttt{ovh} \\ & \texttt{SPEFSCR}_{\text{SOVH}} \leftarrow \texttt{SPEFSCR}_{\text{SOV}} \mid \texttt{ovh} \end{aligned}
```

Each unsigned integer word element in parameter a is zero-extended and subtracted from the corresponding zero-extended element in the accumulator, saturating if underflow occurs, and the results are placed in parameter d and the accumulator. Any underflow is recorded in the SPEFSCR overflow and summary overflow bits.

Other registers altered: SPEFSCR ACC

Figure 225. Vector subtract unsigned, saturate, integer to accumulator Word (\_\_ev\_subfusiaaw)



Table 232. \_\_ev\_subfusiaaw (registers altered by).

| d           | а           | Maps to          |
|-------------|-------------|------------------|
| ev64_opaque | ev64_opaque | evsubfusiaaw d,a |

PM0045 \_\_ev\_subfw

# \_\_ev\_subfw

Vector Subtract from Word

```
d = \underline{\quad} ev_subfw(a,b)
```

```
\texttt{d}_{\text{0:31}} \leftarrow \texttt{b}_{\text{0:31}} - \texttt{a}_{\text{0:31}} // Modulo difference \texttt{d}_{\text{32:63}} \leftarrow \texttt{b}_{\text{32:63}} - \texttt{a}_{\text{32:63}} // Modulo difference
```

Each signed integer element of parameter a is subtracted from the corresponding element of parameter b, and the results are placed into parameter d.

Figure 226. Vector subtract from word (\_\_ev\_subfw)



Table 233. \_\_ev\_subfw (registers altered by).

| d           | а           | b           | Maps to       |
|-------------|-------------|-------------|---------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evsubfw d,a,b |

\_\_ev\_subifw PM0045

# \_\_ev\_subifw

Vector Subtract Immediate from Word

#### $d = \underline{\quad} ev_subifw(a,b)$

```
\begin{array}{l} d_{0:31} \leftarrow b_{0:31} \text{ - EXTZ(UIMM) // Modulo difference} \\ d_{32:63} \leftarrow b_{32:63} \text{ - EXTZ(UIMM)// Modulo difference} \end{array}
```

UIMM is zero-extended and subtracted from both the high and low elements of parameter b. Note that the same value is subtracted from both elements of the register. UIMM is 5 bits.

Figure 227. Vector subtract immediate from word (\_\_ev\_subifw)



Table 234. \_\_ev\_subifw (registers altered by).

| d           | а              | b           | Maps to        |
|-------------|----------------|-------------|----------------|
| ev64_opaque | 5-bit unsigned | ev64_opaque | evsubifw d,a,b |

PM0045 \_\_ev\_upper\_eq

#### \_\_ev\_upper\_eq

Vector Upper Bits Equal

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_eq(a,b)} \\ &\texttt{if} \ (\textbf{a}_{0:31} = \textbf{b}_{0:31}) \ \texttt{then} \ \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else} \ \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b.

Figure 228. Vector upper Equal(\_\_ev\_upper\_eq)



Table 235. \_\_ev\_upper\_eq (registers altered by).

| d     | а           | b           | Maps to       |
|-------|-------------|-------------|---------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpeq x,a,b |

\_\_ev\_upper\_fs\_eq PM0045

# \_ev\_upper\_fs\_eq

Vector Upper Bits Floating-Point Equal

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_eq(a,b)} \\ &\texttt{if} \ (\textbf{a}_{0:31} = \textbf{b}_{0:31}) \ \texttt{then} \ \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else} \ \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b.

Figure 229. Vector upper Floating-Point Equal(\_\_ev\_upper\_fs\_eq)



Table 236. \_\_ev\_upper\_fs\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpeq x,a,b |

274/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_upper\_fs\_gt

# \_\_ev\_upper\_fs\_gt

Vector Upper Bits Floating-Point Greater Than

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_gt(a,b)} \\ &\texttt{if } (\textbf{a}_{0:31} > \textbf{b}_{0:31}) \texttt{ then } \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else } \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b.

Figure 230. Vector upper Floating-Point greater than (\_\_ev\_upper\_fs\_gt)



Table 237. \_\_ev\_upper\_fs\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmpgt x,a,b |

\_\_ev\_upper\_fs\_lt PM0045

# \_ev\_upper\_fs\_lt

Vector Upper Bits Floating-Point Less Than

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_lt(a,b)} \\ &\texttt{if} \ (\textbf{a}_{0:31} \ < \ \textbf{b}_{0:31}) \ \texttt{then} \ \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else} \ \textbf{d} \ \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are less than the upper 32 bits of parameter b.

Figure 231. Vector upper Floating-Point less than (\_\_ev\_upper\_fs\_lt)



Table 238. \_\_ev\_upper\_fs\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfscmplt x,a,b |

# \_\_ev\_upper\_fs\_tst\_eq

Vector Upper Bits Floating-Point Test Equal

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_tst\_eq(a,b)} \\ &\texttt{if} \ (\textbf{a}_{0:31} = \textbf{b}_{0:31}) \ \texttt{then} \ \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else} \ \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are equal to the upper 32 bits of parameter b. This intrinsic differs from \_\_ev\_upper\_fs\_eq because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_upper\_fs\_eq instead.

Figure 232. Vector upper Floating-Point test equal (\_\_ev\_upper\_fs\_tst\_eq)



Table 239. \_\_ev\_upper\_fs\_tst\_eq (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststeq x,a,b |

# \_\_ev\_upper\_fs\_tst\_gt

Vector Upper Bits Floating-Point Test Greater Than

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_tst\_gt(a,b)} \\ &\texttt{if } (\textbf{a}_{0:31} > \textbf{b}_{0:31}) \texttt{ then } \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else } \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b. This intrinsic differs from \_\_ev\_upper\_fs\_gt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_upper\_fs\_gt instead.

Figure 233. Vector upper Floating-Point test greater than (\_\_ev\_upper\_fs\_tst\_gt)



Table 240. \_\_ev\_upper\_fs\_tst\_gt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststgt x,a,b |

# \_\_ev\_upper\_fs\_tst\_lt

Vector Upper Bits Floating-Point TestLess Than

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_fs\_tst\_lt(a,b)} \\ &\texttt{if} \ (\textbf{a}_{0:31} < \textbf{b}_{0:31}) \ \texttt{then} \ \textbf{d} \leftarrow \texttt{true} \\ &\texttt{else} \ \textbf{d} \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are less than the upper 32 bits of parameter b. This intrinsic differs from \_\_ev\_upper\_fs\_lt because no exceptions are taken during its execution. If strict IEEE 754 compliance is required, use \_\_ev\_upper\_fs\_lt instead.

Figure 234. Vector upper Floating-Point test less than (\_\_ev\_upper\_fs\_tst\_lt)



Table 241. \_\_ev\_upper\_fs\_tst\_lt (registers altered by).

| d     | а           | b           | Maps to         |
|-------|-------------|-------------|-----------------|
| _Bool | ev64_opaque | ev64_opaque | evfststlt x,a,b |

\_\_ev\_upper\_gts PM0045

# \_\_ev\_upper\_gts

Vector Upper Bits Greater Than Signed

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_gts(a,b)} \\ &\text{if } (a_{0:31} >_{\texttt{signed}} b_{0:31}) \text{ then } d \leftarrow \texttt{true} \\ &\text{else } d \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b.

Figure 235. Vector upper greater than signed (\_\_ev\_upper\_gts)



Table 242. \_\_ev\_upper\_gts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgts x,a,b |

PM0045 \_\_ev\_upper\_gtu

#### \_\_ev\_upper\_gtu

Vector Upper Bits Greater Than Unsigned

```
\label{eq:def_def} \begin{split} \textbf{d} &= \_\texttt{ev\_upper\_gtu(a,b)} \\ &\texttt{if } (a_{0:31} > _{\texttt{unsigned}} \ b_{0:31}) \ \texttt{then } d \leftarrow \texttt{true} \\ &\texttt{else } d \leftarrow \texttt{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are greater than the upper 32 bits of parameter b.

Figure 236. Vector upper greater than unsigned (\_\_ev\_upper\_gtu)



Table 243. \_\_ev\_upper\_gtu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpgtu x,a,b |

\_\_ev\_upper\_lts PM0045

# \_ev\_upper\_lts

Vector Upper Bits Less Than Signed

```
\label{eq:decomposition} \begin{split} \textbf{d} &= \underline{\quad} \textbf{ev\_upper\_lts(a,b)} \\ &\text{if } (\textbf{a}_{0:31} <_{\text{signed}} \textbf{b}_{0:31}) \text{ then } \textbf{d} \leftarrow \text{true} \\ &\text{else } \textbf{d} \leftarrow \text{false} \end{split}
```

This intrinsic returns true if the upper 32 bits of parameter a are less than the upper 32 bits of parameter b.

Figure 237. Vector upper less than signed (\_\_ev\_upper\_lts)



Table 244. \_\_ev\_upper\_lts (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmplts x,a,b |

PM0045 \_\_ev\_upper\_ltu

# \_\_ev\_upper\_ltu

```
Vector Upper Bits Less Than Unsigned  \label{eq:def} \begin{array}{l} d = \underbrace{\quad ev\_upper\_ltu(a,b)}_{\text{if } (a_{0:31} <_{unsigned} b_{0:31}) \text{ then } d \leftarrow \text{true} \\ \text{else } d \leftarrow \text{false} \end{array}
```

This intrinsic returns true if the upper 32 bits of parameter a are less than the upper 32 bits of parameter b.

Figure 238. Vector upper less than unsigned (\_\_ev\_upper\_ltu)



Table 245. \_\_ev\_upper\_ltu (registers altered by).

| d     | а           | b           | Maps to        |
|-------|-------------|-------------|----------------|
| _Bool | ev64_opaque | ev64_opaque | evcmpltu x,a,b |

\_\_ev\_xor PM0045

#### \_\_ev\_xor

Vector XOR

# $\begin{array}{l} \textbf{d = \_ev\_xor (a,b)} \\ \textbf{d}_{0:31} \leftarrow \textbf{a}_{0:31} \ \oplus \ \textbf{b}_{0:31} \ // \ \textbf{Bitwise XOR} \\ \textbf{d}_{32:63} \leftarrow \textbf{a}_{32:63} \ \oplus \ \textbf{b}_{32:63} // \ \textbf{Bitwise XOR} \end{array}$

Each element of parameters a and b is exclusive-ORed. The results are placed in parameter d.

Figure 239. Vector XOR (\_\_ev\_xor)



Table 246. \_\_ev\_xor (registers altered by).

| d           | а           | b           | Maps to     |
|-------------|-------------|-------------|-------------|
| ev64_opaque | ev64_opaque | ev64_opaque | evxor d,a,b |

PM0045 \_\_ev\_xor

#### 3.6 Basic instruction mapping

```
_ev64_opaque__ __ev_addw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_addiw( __ev64_opaque__ a, 5-bit unsigned literal );
// returns ( B - A )
__ev64_opaque__ _ev_subfw( __ev64_opaque__ a, __ev64_opaque__ b );
// returns ( B - UIMM )
__ev64_opaque__ _ev_subifw( 5-bit unsigned literal, __ev64_opaque__ b );
// returns ( A - B )
__ev64_opaque__ ev_subw( __ev64_opaque__ a, __ev64_opaque__ b );
// returns ( A - UIMM )
__ev64_opaque__ __ev_subiw( __ev64_opaque__ a, 5-bit unsigned literal );
 _ev64_opaque__ __ev_abs( __ev64_opaque__ a );
 _ev64_opaque__ __ev_neg( __ev64_opaque__ a );
__ev64_opaque__ __ev_extsb( __ev64_opaque__ a );
 _ev64_opaque__ __ev_extsh( __ev64_opaque__ a );
_ev64_opaque__ _ev_and( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ _ev_or( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_xor( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ ev_nand( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_nor( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_eqv( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_andc( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_orc( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_rlw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_rlwi( __ev64_opaque__ a, 5-bit unsigned literal );
 _ev64_opaque__ __ev_slw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_slwi( __ev64_opaque__ a, 5-bit unsigned literal );
 _ev64_opaque__ __ev_srws( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_srwu( _ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ ev_srwis( _ev64_opaque__ a, 5-bit unsigned literal );
__ev64_opaque__ __ev_srwiu( __ev64_opaque__ a, 5-bit unsigned literal );
__ev64_opaque__ __ev_cntlzw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_cntlsw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_rndw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_mergehi( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mergelo( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mergelohi( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mergehilo( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_splati( 5-bit signed literal );
_ev64_opaque__ _ev_splatfi( 5-bit signed literal );
_ev64_opaque__ _ev_divws( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_divwu( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mra( __ev64_opaque__ a );    uint
32_t __brinc( uint32_t a, uint32_t b );
# COMPARE PREDICATES
```

Note: The \_\_ev\_select\_\* operations work much like the ?: operator does in C. For example: \_\_ev\_select\_gts(a,b,c,d) maps to the logical expression a > b ? c : d.

The following code shows an example of the assembly code:

```
evcmpgts crfD, A, B
  evsel ret, C, D, crfD
_Bool __ev_any_gts( __ev64_opaque__ a, __ev64_opaque__
       __ev_all_gts(
                     __ev64_opaque__ a, __ev64_opaque__ b);
      __ev_upper_gts( __ev64_opaque__ a, __ev64_opaque__ b);
__ev_lower_gts( __ev64_opaque__ a, __ev64_opaque__ b);
Bool
__ev64_opaque__ _ev_select_gts( __ev64_opaque__ a, __ev64_opaque__ b,
                       __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_gtu(__ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_gtu( __ev64_opaque__ a, __ev64_opaque__ b);
__Bool __ev_upper_gtu( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_gtu( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ __ev_select_gtu( __ev64_opaque__ a, __ev64_opaque__ b,
                        __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_lts( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_lts( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_lts( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_lts( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ ev_select_lts( __ev64_opaque__ a, __ev64_opaque__ b,
                       __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_ltu( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_ltu( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_ltu( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool
        _ev_lower_ltu( __ev64_opaque__ a, __ev64_opaque__
                                                           b);
 _ev64_opaque__ _ev_select_ltu( __ev64_opaque__ a, __ev64_opaque__ b,
                       __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_eq( __ev64_opaque__ a, __ev64_opaque__ b);
       __ev_all_eq(
                     __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool
__ev64_opaque__ ev_select_eq( __ev64_opaque__ a, __ev64_opaque__ b,
                      __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_fs_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_fs_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_fs_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_fs_gt( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ __ev_select_fs_gt( __ev64_opaque__ a, __ev64_opaque__ b,
                          __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_fs_lt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_fs_lt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_fs_lt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_fs_lt( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ _ev_select_fs_lt( __ev64_opaque__ a, __ev64_opaque__ b,
                         __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_fs_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_fs_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_fs_eq( __ev64_opaque__ a, __ev64_opaque__ b);
       _ev_lower_fs_eq( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ __ev_select_fs_eq( __ev64_opaque__ a, __ev64_opaque__ b,
                         __ev64_opaque__ c, __ev64_opaque__ d);
```

286/315 Doc ID 13881 Rev 3

PM0045 \_\_ev\_xor

```
_Bool __ev_any_fs_tst_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_fs_tst_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_fs_tst_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_fs_tst_gt( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool
  _ev64_opaque__ _ev_select_fs_tst_gt( __ev64_opaque__ a, __ev64_opaque__
                                __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_fs_tst_lt( __ev64_opaque__ a, __ev64_opaque__ b);
______Bool __ev_all_fs_tst_lt( __ev64_opaque__ a, __ev64_opaque_
_Bool __ev_upper_fs_tst_lt( __ev64_opaque _ a, __ev64_opaque _ b);
_Bool __ev_lower_fs_tst_lt( __ev64_opaque _ a, __ev64_opaque _ b);
 _ev64_opaque__ __ev_select_fs_tst_lt( __ev64_opaque__ a, __ev64_opaque__
                                __ev64_opaque__ c, __ev64_opaque__ d);
_Bool __ev_any_fs_tst_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_all_fs_tst_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_upper_fs_tst_eq( __ev64_opaque__ a, __ev64_opaque__ b);
_Bool __ev_lower_fs_tst_eq( __ev64_opaque__ a, __ev64_opaque__ b);
 _ev64_opaque__ __ev_select_fs_tst_eq( __ev64_opaque__ a, __ev64_opaque__
                                __ev64_opaque__ c, __ev64_opaque__ d);
# LOAD/STORE
```

Note:

The 5-bit unsigned literal in the immediate form is scaled by the size of the load or store to determine how many bytes the pointer 'p' is offset by. The size of the load is determined by the first letter after the 'l': 'd'—double-word (8 bytes), 'w'—word (4 bytes), 'h'—half word (2 bytes). For details, see Chapter 5".

```
__ev64_opaque__ _ev_lddx( __ev64_opaque__ * p, int32_t offset );
__ev64_opaque__ _ev_lddx( __ev64_opaque__ * p, int32_t offset );
__ev64_opaque__ _ev_ldwx( _ev64_opaque__ * p, int32_t offset );

_ev64_opaque__ _ev_ldhx( _ev64_opaque__ * p, int32_t offset );

_ev64_opaque__ _ev_lwhex( uint32_t * p, int32_t offset );
__ev64_opaque__ _ev_lwhoux( uint32_t * p, int32_t offset );
  _ev64_opaque__ __ev_lwhosx( uint32_t * p, int32_t offset );
  _ev64_opaque__ __ev_lwwsplatx( uint32_t * p, int32_t offset );
  _ev64_opaque__ _ev_lwhsplatx( uint32_t * p, int32_t offset );
  _ev64_opaque__ __ev_lhhesplatx( uint16_t * p, int32_t offset );
 _ev64_opaque__ _ev_lhhousplatx( uint16_t * p, int32_t offset );
__ev64_opaque__ _ev_lhhossplatx( uint16_t * p, int32_t offset );
 __ev64_opaque__ __ev_ldd( __ev64_opaque__ * p, 5-bit unsigned literal );
__ev64_opaque__ __ev_ldw( __ev64_opaque__ * p, 5-bit unsigned literal );
__ev64_opaque__ _ev_ldh( __ev64_opaque__ * p, 5-bit unsigned literal );
__ev64_opaque__ _ev_lwhe( uint32_t * p, 5-bit unsigned literal );
__ev64_opaque__ _ev_lwhou( uint32_t * p, 5-bit unsigned literal );
__ev64_opaque__ _ev_lwhos( uint32_t * p, 5-bit unsigned literal );
__ev64_opaque__ __ev_lwwsplat( uint32_t * p, 5-bit unsigned literal );
__ev64_opaque__ _ev_lwhsplat( uint32_t * p, 5-bit unsigned literal );
  _ev64_opaque__ __ev_lhhesplat( uint16_t * p, 5-bit unsigned literal );
_ev64_opaque__ _ev_lhhousplat( uint16_t * p, 5-bit unsigned literal );
_ev64_opaque_ _ev_lhhossplat( uint16_t * p, 5-bit unsigned literal );
void __ev_stddx( __ev64_opaque__ a, __ev64_opaque__ * p, int32_t offset );
```

```
void __ev_stdwx( __ev64_opaque__ a, __ev64_opaque__ * p, int32_t offset );
void __ev_stdhx( __ev64_opaque__ a, __ev64_opaque__ * p, int32_t offset );
void __ev_stwwex( __ev64_opaque__ a, uint32_t * p, int32_t offset );
void __ev_stwwox( __ev64_opaque__ a, uint32_t * p, int32_t offset );
void __ev_stwhex( __ev64_opaque__ a, uint32_t * p, int32_t offset );
void __ev_stwhox( __ev64_opaque__ a, uint32_t * p, int32_t offset );
void __ev_stdd( __ev64_opaque__ a, __ev64_opaque__ * p, 5-bit unsigned
literal );
void __ev_stdw( __ev64_opaque__ a, __ev64_opaque__ * p, 5-bit unsigned
literal );
void __ev_stdh( __ev64_opaque__ a, __ev64_opaque__ * p, 5-bit unsigned
literal );
void __ev_stwwe( __ev64_opaque__ a, uint32_t * p, 5-bit unsigned literal );
void __ev_stwwo( __ev64_opaque__ a, uint32_t * p, 5-bit unsigned literal );
void __ev_stwhe( __ev64_opaque__ a, uint32_t * p, 5-bit unsigned literal );
void __ev_stwho( __ev64_opaque__ a, uint32_t * p, 5-bit unsigned literal );
*** FIXED-POINT COMPLEX ***
__ev64_opaque__ _ev_mhossf( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhosmf( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhosmi( __ev64_opaque__ a, __ev64_opaque__ b );
  _ev64_opaque__ _ev_mhoumi( __ev64_opaque__ a, __ev64_opaque__ b );
  _ev64_opaque__ __ev_mhessf( __ev64_opaque__ a, __ev64_opaque__ b );
 ev64 opaque ev mhessi( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhesmi( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhesmi( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mheumi( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhossia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhosmia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhosmia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhoumia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhessia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhessia( ev64 opaque a, ev64 opaque b);
ev64 opaque ev mhessia( ev64 opaque a, ev64 opaque b);
  _ev64_opaque__ _ev_mhesmfa( __ev64_opaque__ a, __ev64_opaque__ b );
  _ev64_opaque__ _ev_mhesmia( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mheumia( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhoumi
   // maps to __ev_mheumi
   _ev64_opaque__ _ev_mheumf( _ev64_opaque__ a, _ev64_opaque__ b );
// maps to __ev_mhoumia
  __ev64_opaque__ __ev_mhoumfa( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mheumia
 __ev64_opaque__ _ev_mheumfa( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhossfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhossiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhosmfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhosmiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ __ev_mhesmfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhesmiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
```

288/315 Doc ID 13881 Rev 3

PM0045 ev xor

```
__ev64_opaque__ _ev_mheusiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to ev mhousiaaw
__ev64_opaque__ _ev_mhousfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to ev mhoumiaaw
__ev64_opaque__ _ev_mhoumfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mheusiaaw
__ev64_opaque__ _ev_mheusfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to ev mheumiaaw
__ev64_opaque__ _ev_mheumfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mhossfanw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhossianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhosmfanw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhosmianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhousianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhoumianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mhessfanw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhessianw( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ _ev_mhesmfanw( _ev64_opaque_ a, _ev64_opaque_ b );
__ev64_opaque__ _ev_mhesmianw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mheusianw( __ev64_opaque__ a, __ev64_opaque__
                                                                b);
 _ev64_opaque__ __ev_mheumianw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhousianw
 __ev64_opaque__ __ev_mhousfanw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhoumianw
__ev64_opaque__ _ev_mhoumfanw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mheusianw
__ev64_opaque__ _ev_mheusfanw( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to ev mheumianw
 __ev64_opaque__ __ev_mheumfanw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mhogsmfaa( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ _ev_mhogsmiaa( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ _ev_mhogumiaa( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhegsmfaa( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhegsmiaa( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhegumiaa( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhogumiaa
 __ev64_opaque__ __ev_mhogumfaa( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhegumiaa
__ev64_opaque__ _ev_mhegumfaa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mhogsmfan( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mhogsmian( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ ev_mhogumian( __ev64_opaque__ a, __ev64_opaque__ b );
```

```
__ev64_opaque__ _ev_mhegsmfan( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque___ev_mhegsmian(__ev64_opaque__a,__ev64_opaque__b);
_ev64_opaque__ev_mhegumian(__ev64_opaque__a,__ev64_opaque__b);
// maps to __ev_mhogumian
 __ev64_opaque__ a, __ev_mhogumfan( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mhegumian
 __ev64_opaque__ __ev_mhegumfan( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhssf( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhsmf( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhsmi( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhumi( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhssfa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhsmfa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhsmia( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mwhumia( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mwhumi
 __ev64_opaque__ _ev_mwhumf( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mwhumia
 __ev64_opaque__ ev_mwhumfa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwlumi( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ __ev_mwlumia( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mwlssiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_mwlsmiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque_ __ev_mwlusiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque_ __ev_mwlumiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mwlssianw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwlsmianw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwlusianw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mwlumianw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhssfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhssf(a,b);
 __ev_addssiaaw(temp);
_ev64_opaque__ _ev_mwhssiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmi(a,b);
 __ev_addssiaaw(temp);
__ev64_opaque__ _ev_mwhsmfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmf(a,b);
 __ev_addsmiaaw(temp);
__ev64_opaque__ _ev_mwhsmiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 \underline{\hspace{0.1cm}} ev64_opaque__ temp = \underline{\hspace{0.1cm}} ev_mwhsmi(a,b);
 __ev_addsmiaaw(temp);
_ev64_opaque__ _ev_mwhusiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__
                  temp = \underline{\quad}ev_mwhumi(a,b);
 __ev_addusiaaw(temp);
```

PM0045 ev xor

```
__ev64_opaque__ _ev_mwhumiaaw( __ev64_opaque__ a, __ev64_opaque__ b );
  ev64 opaque temp = ev mwhumi(a,b);
 ev addumiaaw(temp);
// maps to __ev_mwhusiaaw
 __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mwhumiaaw
__ev64_opaque__ _ev_mwhumfaaw( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ _ev_mwhssfanw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhssf(a,b);
 ev subfssiaaw(temp);
_ev64_opaque__ _ev_mwhssianw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmi(a,b);
 __ev_subfssiaaw(temp);
__ev64_opaque__ _ev_mwhsmfanw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmf(a,b);
 __ev_subfsmiaaw(temp);
__ev64_opaque__ _ev_mwhsmianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ temp = __ev_mwhsmi(a,b);
 __ev_subfsmiaaw(temp);
__ev64_opaque__ __ev_mwhusianw( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhumi(a,b);
 __ev_subfusiaaw(temp);
__ev64_opaque__ _ev_mwhumianw( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__
                temp = \underline{\quad}ev_{mwhumi(a,b);}
 __ev_subfumiaaw(temp);
__ev64_opaque__ _ev_mwhgssfaa( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhssf(a, b);
// Note: the upper 32 bits of the immediate is a do not care.
// Therefore we spec {1, 1} because it can easily be generated by a
// __ev_splati(1)
__ev_mwsmiaa(temp, (__ev64_u32__){1, 1});
__ev64_opaque__ _ev_mwhgsmfaa( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmf(a, b);
// Note: the upper 32 bits of the immediate is a do not care.
// Therefore we spec {1, 1} because it can easily be generated by a
// __ev_splati(1)
 __ev_mwsmiaa(temp, (__ev64_u32__){1, 1});
__ev64_opaque__ _ev_mwhgsmiaa( __ev64_opaque__ a, __ev64_opaque__ b );
 __ev64_opaque__ temp = __ev_mwhsmi(a, b);
// Note: the upper 32 bits of the immediate is a do not care.
// Therefore we spec {1, 1} because it can easily be generated by a
// __ev_splati(1)
```

```
__ev_mwsmiaa(temp, (__ev64_u32__){1, 1});
           __ev64_opaque__ __ev_mwhgumiaa( __ev64_opaque__ a, __ev64_opaque__ b );
            _ev64_opaque__ temp = __ev_mwhumi(a, b);
          // Note: the upper 32 bits of the immediate is a do not care.
          // Therefore we spec {1, 1} because it can easily be generated by a
          // __ev_splati(1)
           __ev_mwumiaa(temp, (__ev64_u32__){1, 1});
          // maps to __ev_mwhgumiaa
           __ev64_opaque__ _ev_mwhgumfaa( __ev64_opaque__ a, __ev64_opaque__ b );
          __ev64_opaque__ _ev_mwhgssfan( __ev64_opaque__ a, __ev64_opaque__ b );
           __ev64_opaque__ temp = __ev_mwhssf(a, b);
          // Note: the upper 32 bits of the immediate is a do not care.
          // Therefore we spec {1, 1} because it can easily be generated by a
          // __ev_splati(1)
            _ev_mwsmian(temp, (__ev64_u32__){1, 1});
          __ev64_opaque__ _ev_mwhgsmfan( __ev64_opaque__ a, __ev64_opaque__ b );
            _ev64_opaque__ temp = __ev_mwhsmf(a, b);
          // Note: the upper 32 bits of the immediate is a do not care.
          // Therefore we spec {1, 1} because it can easily be generated by a
          // __ev_splati(1)
           __ev_mwsmian(temp, (__ev64_u32__){1, 1});
          __ev64_opaque__ _ev_mwhgsmian( __ev64_opaque__ a, __ev64_opaque__ b );
            __ev64_opaque__ temp = __ev_mwhsmi(a, b);
          // Note: the upper 32 bits of the immediate is a do not care.
          // Therefore we spec {1, 1} because it can easily be generated by a
          // __ev_splati(1)
            ev mwsmian(temp, ( ev64 u32 ){1, 1});
          __ev64_opaque__ _ev_mwhgumian( __ev64_opaque__ a, __ev64_opaque__ b );
            __ev64_opaque__ temp = __ev_mwhumi(a, b);
          // Note: the upper 32 bits of the immediate is a do not care.
          // Therefore we spec {1, 1} because it can easily be generated by a
          // __ev_splati(1)
           __ev_mwumian(temp, (__ev64_u32__){1, 1});
          // maps to __ev_mwhgumian
           __ev64_opaque__ _ev_mwhgumfan( __ev64_opaque__ a, __ev64_opaque__ b );
Note:
          An optimizing compiler should be able to improve performance by scheduling the
          instructions implementing an intrinsic, that is, __ev_mwhgumfan.
          ** END OF NOT SUPPORTED **
          __ev64_opaque__ _ev_mwssf( __ev64_opaque__ a, __ev64_opaque__ b );
          __ev64_opaque__ _ev_mwsmf( __ev64_opaque__ a, __ev64_opaque__ b );
           __ev64_opaque__ __ev_mwsmi( __ev64_opaque__ a, __ev64_opaque__ b );
           __ev64_opaque__ __ev_mwumi( __ev64_opaque__ a, __ev64_opaque__ b );
```

PM0045 ev xor

```
__ev64_opaque__ _ev_mwssfa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque___ev_mwsmfa(__ev64_opaque__a,__ev64_opaque__b);
_ev64_opaque___ev_mwsmia(__ev64_opaque__a,__ev64_opaque__b);
 _ev64_opaque__ __ev_mwumia( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mwumi
  _ev64_opaque__ __ev_mwumf( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to __ev_mwumia
__ev64_opaque__ _ev_mwumfa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mwssfaa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mwsmfaa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mwsmiaa( __ev64_opaque__ a, __ev64_opaque__ b );
 _ev64_opaque__ __ev_mwumiaa( __ev64_opaque__ a, __ev64_opaque__ b );
// maps to ev mwumiaa
__ev64_opaque__ _ev_mwumfaa( __ev64_opaque__ a, __ev64_opaque__ b );
_ev64_opaque__ _ev_mwssfan( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mwsmfan( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ _ev_mwsmian( __ev64_opaque__ a, __ev64_opaque__ b );
 // maps to __ev_mwumian
__ev64_opaque__ _ev_mwumfan( __ev64_opaque__ a, __ev64_opaque__ b );
__ev64_opaque__ __ev_addssiaaw( __ev64_opaque__ a );
__ev64_opaque__ _ev_addsmiaaw( __ev64_opaque__ a );
__ev64_opaque__ __ev_addusiaaw( __ev64_opaque__ a );
 ev64_opaque__ _
                // maps to __ev_addusiaaw
  ev64_opaque__ _ev_addusfaaw( __ev64_opaque__ a );
// maps to __ev_addumiaaw
  // maps to __ev_addsmiaaw
  _ev64_opaque__ _ev_addsmfaaw( __ev64_opaque__ a );
// maps to __ev_addssiaaw
__ev64_opaque__ _ev_addssfaaw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_subfssiaaw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_subfsmiaaw( __ev64_opaque__ a );
 _ev64_opaque__ _ev_subfusiaaw( __ev64_opaque__ a );
 _ev64_opaque__ __ev_subfumiaaw( __ev64_opaque__ a );
// maps to __ev_subfusiaaw
  _ev64_opaque__ __ev_subfusfaaw( __ev64_opaque__ a );
// maps to __ev_subfumiaaw
  // maps to __ev_subfsmiaaw
 __ev64_opaque__ __ev_subfsmfaaw( __ev64_opaque__ a );
// maps to __ev_subfssiaaw
__ev64_opaque__ _ev_subfssfaaw( __ev64_opaque__ a );
# Floating-Point SIMD Instructions
 _ev64_opaque__ _ev_fsabs( __ev64_opaque__ a);
 _ev64_opaque__ _ev_fsnabs( __ev64_opaque__ a)
 _ev64_opaque__ __ev_fsneg( __ev64_opaque__ a);
__ev64_opaque__ _ev_fsadd( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque__ _ev_fssub( __ev64_opaque__ a, __ev64_opaque__ b);
```

```
__ev64_opaque__ __ev_fsmul( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque_ __ev_fscfiv( __ev64_opaque__ a, __ev64_opaque__ b);
__ev64_opaque_ __ev_fscfsi( __ev64_opaque__ b);
__ev64_opaque_ __ev_fscfsi( __ev64_opaque__ b);
__ev64_opaque_ __ev_fscfsi( __ev64_opaque__ b);
__ev64_opaque_ __ev_fsctsi( __ev64_opaque__ b);
__ev64_opaque_ __ev_fsctsiz( __ev64_opaque__ b);
__ev64_opaque_ __ev_fsctsiz( __ev64_opaque__ b);
__ev64_opaque_ __ev_fsctsiz( __ev64_opaque__ b);
```

# creation/insertion/extraction

## 4 Additional operations

## 4.1 Data manipulation

The intrinsics in section one act like functions with parameters that are passed by value. *Figure 240* and *Figure 241* show the layout of a \_\_ev64\_opaque\_\_ variable in the register with reference to creation, insertion, and extraction routines (regardless of endianess).

Figure 241 shows byte, half-word, and word ordering.

Figure 240. Big-endian word ordering



Figure 241. Big-endian half-word ordering

```
1516
High-order half-word
                        Low-order half-word
                                                High-order half-word
                                                                         Low-order half-word
                             for word 0
     for word 0
                                                      for word 1
                                                                              for word 1
    Half-word A
                             Half-word B
                                                     Half-word C
                                                                             Half-word D
         0
                                                                                  3
Most significant half-
                                                                        Least significant half-
                                                                                 word
       word
                                                                             (Low-order)
    (High-order)
```

#### 4.1.1 Creation intrinsics

These intrinsics create new generic 64-bit opaque data types from the given inputs passed by value. More specifically, they are created from the following inputs: 1 signed or unsigned 64-bit integer, 2 single-precision floats, 2 signed or unsigned 32-bit integers, or 4 signed or unsigned 16-bit integers.

```
__ev64_opaque__ __ev_create_u64( uint64_t a );
__ev64_opaque_ __ev_create_s64( int64_t a );
__ev64_opaque_ __ev_create_fs( float a, float b );
__ev64_opaque_ __ev_create_u32( uint32_t a, uint32_t b );
__ev64_opaque_ __ev_create_s32( int32_t a, int32_t b );
__ev64_opaque_ __ev_create_u16( uint16_t a, uint16_t b, uint16_t c, uint16_t d );
__ev64_opaque_ __ev_create_s16( int16_t a, int16_t b, int16_t c, int16_t d );
__ev64_opaque_ __ev_create_sfix32_fs( float a, float b );
__ev64_opaque_ __ev_create_ufix32_fs( float a, float b );
```

```
//maps to__ev_create_u32
__ev64_opaque__ __ev_create_ufix32_u32( uint32_t a, uint32_t b );

// maps to __ev_create_s32
__ev64_opaque__ __ev_create_sfix32_s32( int32_t a, int32_t b );
```

#### 4.1.2 Convert intrinsics

These intrinsics convert a generic 64-bit opaque data type to a specific signed or unsigned integral form.

```
uint64_t __ev_convert_u64( __ev64_opaque__ a );
int64_t __ev_convert_s64( __ev64_opaque__ a );
```

#### 4.1.3 Get intrinsics

These intrinsics allow the user to access data from within a specified location of the generic 64-bit opaque data type.

## Get\_upper/lower

These intrinsics specify whether the upper 32-bits or lower 32-bits of the 64-bit opaque data type are returned. Only signed/unsigned 32-bit integers or single-precision floats are returned.

```
uint32_t __ev_get_upper_u32( __ev64_opaque__ a );
uint32_t __ev_get_lower_u32( __ev64_opaque__ a );
int32_t __ev_get_upper_s32( __ev64_opaque__ a );
int32_t __ev_get_lower_s32( __ev64_opaque __ a );
float __ev_get_upper_fs( __ev64_opaque__ a );
float __ev_get_lower_fs( __ev64_opaque__ a );
// maps to __ev_get_upper_u32
uint32_t __ev_get_upper_ufix32_u32( __ev64_opaque__ a );
// maps to __ev_get_lower_u32
uint32_t __ev_get_lower_ufix32_u32( __ev64_opaque__ a );
// maps to __ev_get_upper_s32
int32_t __ev_get_upper_sfix32_s32( __ev64_opaque__ a );
// maps to __ev_get_lower s32
int32_t __ev_get_lower_sfix32_s32( __ev64_opaque__ a );
// equivalent to __ev_get_sfix32_fs(a, 0);
float __ev_get_upper_sfix32_fs( __ev64_opaque__ a );
// equivalent to __ev_get_sfix32_fs(a, 1);
float __ev_get_lower_sfix32_fs( __ev64_opaque__ a );
// equivalent to __ev_get_ufix32_fs(a, 0);
float __ev_get_upper_ufix32_fs( __ev64_opaque__ a );
```

```
// equivalent to __ev_get_ufix32_fs(a, 1);
float __ev_get_lower_ufix32_fs( __ev64_opaque__ a );
```

#### Get explicit position

These intrinsics allow the user to specify the position (pos) in the 64-bit opaque data type where the data is accessed and returned. The position is 0 or 1 for words and either 0, 1, 2, or 3 for half-words.

```
uint32_t __ev_get_u32( __ev64_opaque__ a, uint32_t pos );
int32_t __ev_get_s32( __ev64_opaque__ a, uint32_t pos );
float __ev_get_fs( __ev64_opaque__ a, uint32_t pos );
uint16_t __ev_get_u16( __ev64_opaque__ a, uint32_t pos );
int16_t __ev_get_s16( __ev64_opaque__ a, uint32_t pos );

// maps to __ev_get_u32
uint32_t __ev_get_ufix32_u32( __ev64_opaque__ a, uint32_t pos );

// maps to __ev_get_s32
int32_t __ev_get_sfix32_s32( __ev64_opaque__ a, uint32_t pos );

float __ev_get_ufix32_fs( __ev64_opaque__ a, uint32_t pos );
float __ev_get_sfix32_fs( __ev64_opaque__ a, uint32_t pos );
```

#### 4.1.4 Set intrinsics

These intrinsics provide the capability of setting values in a 64-bit opaque data type that the intrinsic or the user specifies.

## Set\_upper/lower

These intrinsics specify which word (either upper or lower 32-bits) of the 64-bit opaque data type is set to input value b.

Additional operations PM0045

```
// equivalent to __ev_set_sfix32_fs(a, b, 1);
__ev64_opaque__ __ev_set_lower_sfix32_fs( __ev64_opaque__ a, float b );

// equivalent to __ev_set_ufix32_fs(a, b, 0);
__ev64_opaque__ __ev_set_upper_ufix32_fs( __ev64_opaque__ a, float b );

// equivalent to __ev_set_ufix32_fs(a, b, 1);
__ev64_opaque__ __ev_set_lower_ufix32_fs( __ev64_opaque__ a, float b );
```

#### Set accumulator

These intrinsics initialize the accumulator to the input value a.

```
__ev64_opaque_ __ev_set_acc_u64( uint64_t a );
__ev64_opaque_ __ev_set_acc_s64( int64_t a );
__ev64_opaque_ __ev_set_acc_vec64( __ev64_opaque__ a );
```

#### Set explicit position

These intrinsics set the 64-bit opaque input value a to the value in b based on the position given in pos. Unlike the intrinsics in 4.1.4.1, the positional value is specified by the user to be either 0 or 1 for words or 0, 1, 2, or 3 for half-words.

```
__ev64_opaque__ __ev_set_u32( __ev64_opaque__ a, uint32_t b, uint32_t pos );
__ev64_opaque_ __ev_set_s32( __ev64_opaque__ a, int32_t b, uint32_t pos );
__ev64_opaque_ __ev_set_fs( __ev64_opaque__ a, float b, uint32_t pos );
__ev64_opaque_ __ev_set_u16( __ev64_opaque__ a, uint16_t b, uint32_t pos );
__ev64_opaque_ __ev_set_s16( __ev64_opaque__ a, int16_t b, uint32_t pos );

// maps to __ev_set_u32
__ev64_opaque_ __ev_set_ufix32_u32( __ev64_opaque__ a, uint32_t b, uint32_t pos);

// maps to __ev_set_s32
__ev64_opaque_ __ev_set_sfix32_s32( __ev64_opaque__ a, int32_t b, uint32_t pos);

__ev64_opaque_ __ev_set_ufix32_fs( __ev64_opaque__ a, float b, uint32_t pos );
__ev64_opaque_ __ev_set_sfix32_fs( __ev64_opaque__ a, float b, uint32_t pos );
__ev64_opaque_ __ev_set_sfix32_fs( __ev64_opaque__ a, float b, uint32_t pos );
```

# 4.2 Signal processing engine (SPE) APU registers

The SPE includes the following two registers:

- The signal processing and embedded floating-point status and control register (SPEFSCR), described in Chapter 4.2.1: Signal processing and embedded floating-point status and control register (SPEFSCR) on page 298."
- A 64-bit accumulator, described in Chapter 3.1.2: Accumulator (ACC) on page 21."

# 4.2.1 Signal processing and embedded floating-point status and control register (SPEFSCR)

The SPEFSCR, which is shown in *Figure 242*, is used for status and control of SPE instructions.

Figure 242. Signal processing and embedded floating-point status and control register (SPEFSCR)



Table 247. SPEFSCR field descriptions

| Bits  | Name  | Function                                                                                                                                                                                                                                 |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32    | SOVH  | Summary integer overflow high. Set whenever an instruction (except <b>mtspr</b> ) sets OVH. SOVH remains set until it is cleared by an <b>mtspr[SPEFSCR]</b> .                                                                           |
| 33    | OVH   | Integer overflow high. An overflow occurred in the upper half of the register while executing a SPE integer instruction.                                                                                                                 |
| 34    | FGH   | Embedded floating-point guard bit high. Floating-point guard bit from the upper half. The value is undefined if the processor takes a floating-point exception due to input error, floating-point overflow, or floating-point underflow. |
| 35    | FXH   | Embedded floating-point sticky bit high. Floating bit from the upper half. The value is undefined if the processor takes a floating-point exception due to input error, floating-point overflow, or floating-point underflow.            |
| 36    | FINVH | Embedded floating-point invalid operation error high. Set when an input value on the high side is a NaN, Inf, or Denorm. Also set on a divide if both the dividend and divisor are zero.                                                 |
| 37    | FDBZH | Embedded floating-point divide by zero error high. Set if the dividend is non-zero and the divisor is zero.                                                                                                                              |
| 38    | FUNFH | Embedded floating-point underflow error high                                                                                                                                                                                             |
| 39    | FOVFH | Embedded floating-point overflow error high                                                                                                                                                                                              |
| 40–41 | _     | Reserved, and should be cleared                                                                                                                                                                                                          |
| 42    | FINXS | Embedded floating-point inexact sticky. FINXS = FINXS   FGH   FXH   FG   FX.                                                                                                                                                             |
| 43    | FINVS | Embedded floating-point invalid operation sticky. Location for software to use when implementing true IEEE floating point.                                                                                                               |
| 44    | FDBZS | Embedded floating-point divide by zero sticky. FDBZS = FDBZS   FDBZH   FDBZ.                                                                                                                                                             |
| 45    | FUNFS | Embedded floating-point underflow sticky. Storage location for software to use when implementing true IEEE floating point.                                                                                                               |

577

Table 247. SPEFSCR field descriptions (continued)

| Bits | Name  | Function                                                                                                                                                                                                                                            |  |  |
|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 46   | FOVFS | Embedded floating-point overflow sticky. Storage location for software to use when implementing true IEEE floating point.                                                                                                                           |  |  |
| 47   | MODE  | Embedded floating-point mode (read-only on e500)                                                                                                                                                                                                    |  |  |
| 48   | SOV   | Integer summary overflow. Set whenever an SPE instruction (except <b>mtspr</b> ) sets OV. SOV remains set until it is cleared by <b>mtspr[SPEFSCR]</b> .                                                                                            |  |  |
| 49   | OV    | Integer overflow. An overflow occurred in the lower half of the register while a SPE integer instruction was executed.                                                                                                                              |  |  |
| 50   | FG    | Embedded floating-point guard bit. Floating-point guard bit from the lower half. The value is undefined if the processor takes a floating-point exception due to input error, floating-point overflow, or floating-point underflow.                 |  |  |
| 51   | FX    | Embedded floating-point sticky bit. Floating bit from the lower half. The value is undefined if the processor takes a floating-point exception due to input error, floating-point overflow, or floating-point underflow.                            |  |  |
| 52   | FINV  | Embedded floating-point invalid operation error. Set when an input value on the high side is a NaN, Inf, or Denorm. Also set on a divide if both the dividend and divisor are zero.                                                                 |  |  |
| 53   | FDBZ  | Embedded floating-point divide by zero error. Set of the dividend is non-zero and the divisor is zero.                                                                                                                                              |  |  |
| 54   | FUNF  | Embedded floating-point underflow error                                                                                                                                                                                                             |  |  |
| 55   | FOVF  | Embedded floating-point overflow error                                                                                                                                                                                                              |  |  |
| 56   | _     | Reserved, and should be cleared                                                                                                                                                                                                                     |  |  |
| 57   | FINXE | Embedded floating-point inexact enable                                                                                                                                                                                                              |  |  |
| 58   | FINVE | Embedded floating-point invalid operation/input error exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if FINV or FINVH is set by a floating-point instruction. |  |  |
| 59   | FDBZE | Embedded floating-point divide-by-zero exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if FDBZ or FDBZH is set by a floating-point instruction.                |  |  |
| 60   | FUNFE | Embedded floating-point underflow exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if FUNF or FUNFH is set by a floating-point instruction.                     |  |  |

Table 247. SPEFSCR field descriptions (continued)

| Bits  | Name  | Function                                                                                                                                                                                                                       |  |
|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 61    | FOVFE | Embedded floating-point overflow exception enable  0: Exception disabled  1: Exception enabled  If the exception is enabled, a floating-point data exception is taken if FOVF or FOVFH is set by a floating-point instruction. |  |
| 62–63 | FRMC  | Embedded floating-point rounding mode control  00: Round to nearest  01: Round toward zero  10: Round toward +infinity  11: Round toward -infinity                                                                             |  |

#### 4.2.2 SPEFSCR intrinsics

The following sections discuss SPEFSCR low-level accessors and SPEFSCR clear and set functions.

#### **SPEFSCR low-level accessors**

These intrinsics allow the user to access specific bits in the status and control registers.

```
uint32_t __ev_get_spefscr_sovh( );
uint32_t __ev_get_spefscr_ovh();
uint32_t __ev_get_spefscr_fgh();
uint32_t __ev_get_spefscr_fxh();
uint32_t __ev_get_spefscr_finvh();
uint32_t __ev_get_spefscr_fdbzh();
uint32_t __ev_get_spefscr_funfh();
uint32_t __ev_get_spefscr_fovfh();
uint32_t __ev_get_spefscr_finxs();
uint32_t __ev_get_spefscr_finvs();
uint32_t __ev_get_spefscr_fdbzs();
uint32_t __ev_get_spefscr_funfs();
uint32_t __ev_get_spefscr_fovfs();
uint32_t __ev_get_spefscr_mode();
uint32_t __ev_get_spefscr_sov();
uint32_t __ev_get_spefscr_ov();
uint32_t __ev_get_spefscr_fg();
uint32_t __ev_get_spefscr_fx( );
uint32_t __ev_get_spefscr_finv();
uint32_t __ev_get_spefscr_fdbz();
uint32_t __ev_get_spefscr_funf();
uint32_t __ev_get_spefscr_fovf();
uint32_t __ev_get_spefscr_finxe();
uint32_t __ev_get_spefscr_finve();
uint32_t __ev_get_spefscr_fdbze();
uint32_t __ev_get_spefscr_funfe();
uint32_t __ev_get_spefscr_fovfe();
uint32_t __ev_get_spefscr_frmc();
SPEFSCR Clear and Set Functions
```

Note:

These intrinsics allow the user to clear and set specific bits in the status and control register. The user can set only the rounding mode bits.

```
void __ev_clr_spefscr_sovh();
void __ev_clr_spefscr_sov();

void __ev_clr_spefscr_finxs();
void __ev_clr_spefscr_finvs();
void __ev_clr_spefscr_fdbzs();
void __ev_clr_spefscr_funfs();
void __ev_clr_spefscr_fovfs();

void __ev_clr_spefscr_frmc( uint32_t rnd );

// rnd = 0 (nearest), rnd = 1 (zero),
// rnd = 2 (+inf), rnd = 3 (-inf)
```

## 4.3 Application binary interface (ABI) extensions

The following sections discuss ABI extensions.

## 4.3.1 malloc(), realloc(), calloc(), and new

The malloc(), realloc(), and calloc() functions are required to return a pointer with the proper alignment for the object in question. Therefore, to conform to the ABI, these functions must return pointers to memory locations that are at least 8-byte aligned. In the case of the C++ operator new, the implementation of new is required to use the appropriate set of functions based on the alignment requirements of the type.

## 4.3.2 printf example

The programming model specifies several new conversion format tokens. The programming model expects a combination of existing format tokens, new format tokens, and \_\_ev\_get\_\* intrinsics. *Table 248* lists new tokens specified to handle fixed-point data types.

| Table 248. New tokens for fixed-point data types | <b>Table 248.</b> | New tokens | for fixed-point | data types |
|--------------------------------------------------|-------------------|------------|-----------------|------------|
|--------------------------------------------------|-------------------|------------|-----------------|------------|

| Token | Data representation         |
|-------|-----------------------------|
| %hr   | Signed 16-bit fixed point   |
| %r    | Signed 32-bit fixed point   |
| %lr   | Signed 64-bit fixed point   |
| %hR   | Unsigned 16-bit fixed point |
| %R    | Unsigned 32-bit fixed point |
| %IR   | Unsigned 64-bit fixed point |

#### Example:

```
__ev64_opaque__ a ;

a = __ev_create_s32 ( 2, -3 );

printf ( " %d %d \n", __ev_get_upper_s32(a), __ev_get_lower_s32(a) );

// output:
// 2 -3
```

The default precision for the new tokens is 6 digits. The tokens should be treated like the %f token with respect to floating-point values. The same field width and precision options should be respected for the new tokens, as the following example shows:

```
printf ("%1r", 0x4000);==> "0.500000"
printf ("%r", 0x40000000); ==> "0.500000"
printf ("%hr", 0x40000000000000011);==> "0.500000"
printf ("%09.5r",0x40000000);==> "000.50000"
printf ("%09.5f",0.5);==> "000.50000"
```

## 4.3.3 Additional library routines

The functions atosfix16, atosfix32, atosfix64, atoufix16, atoufix32, and atoufix64 need not affect the value of the integer expression errno on an error. If the value of the result cannot be represented, the behavior is undefined.

```
#include <spe.h>
int16_t atosfix16(const char *str);
int32_t atosfix32(const char *str);
int64_t atosfix64(const char *str);
uint16_t atoufix16(const char *str);
uint32_t atoufix32(const char *str);
uint64_t atoufix64(const char *str);
```

The atosfix16, atosfix32, atosfix64, atoufix16, atoufix32, atoufix64 functions convert the initial portion of the string to which str points to the following numbers:

- 16-bit signed fixed-point number
- 32-bit signed fixed-point number
- 64-bit signed fixed-point number
- 16-bit unsigned fixed-point number
- 32-bit unsigned fixed-point number
- 64-bit unsigned fixed-point number

These numbers are represented as int16\_t, int32\_t, int64\_t, uint16\_t, uint32\_t, and uint64\_t, respectively.

Except for the behavior on error, they are equivalent to the following:

```
atosfix16: strtosfix16(str, (char **)NULL)
atosfix32: strtosfix32(str, (char **)NULL)
atosfix64: strtosfix64(str, (char **)NULL)
atoufix16: strtoufix16(str, (char **)NULL)
atoufix32: strtoufix32(str, (char **)NULL)
atoufix64: strtoufix64(str, (char **)NULL)
#include <spe.h>
int16_t strtosfix16(const char *str, char **endptr);
int32_t strtosfix32(const char *str, char **endptr);
int64_t strtoufix64(const char *str, char **endptr);
uint16_t strtoufix16(const char *str, char **endptr);
uint32_t strtoufix32(const char *str, char **endptr);
uint32_t strtoufix32(const char *str, char **endptr);
uint64_t strtoufix64(const char *str, char **endptr);
```

The strtosfix16, strtosfix32, strtosfix64, strtoufix16, strtoufix32, strtoufix64 functions convert the initial portion of the string to which str points to the following numbers:

- 16-bit signed fixed-point number
- 32-bit signed fixed-point number
- 64-bit signed fixed-point number
- 16-bit unsigned fixed-point number
- 32-bit unsigned fixed-point number
- 64-bit unsigned fixed-point number

These numbers are represented as int16\_t, int32\_t, int64\_t, uint16\_t, uint32\_t, and uint64\_t, respectively.

The functions support the same string representations for fixed-point numbers that the strtod, strtof, strtold functions support, with the exclusion of NAN and INFINITY support.

For the signed functions, if the input value is greater than or equal to 1.0, positive saturation should occur and errno should be set to ERANGE. If the input value is less than -1.0, negative saturation should occur, and errno should be set to ERANGE.

For the unsigned functions, if the input value is greater than or equal to 1.0, saturation should occur to the upper bound, and errno should be set to ERANGE. If the input value is less than 0.0, saturation should occur to the lower bound and errno should be set to ERANGE.

# 5 Programming interface examples

## 5.1 Data type initialization

The following examples show valid and invalid initializations of the SPE data types.

## 5.1.1 \_\_ev64\_opaque\_\_ initialization

The following examples show valid and invalid initializations of ev64 opaque :

Example 1 (Invalid)
\_\_ev64\_opaque\_\_ x1 = { 0, 1 };

This example is invalid because it lacks qualification for interpreting the array initialization. The compiler is unable to interpret whether the array consists of two unsigned integers, two signed integers, four unsigned integers, four signed integers, or two floats.

Example 2 (Invalid)
\_\_ev64\_opaque\_\_ x2 = (\_ev64\_opaque\_\_) { 0, 1 };

This example is invalid because the qualification provides no additional information for interpreting the array initialization.

Example 3 (Valid)
\_\_ev64\_opaque\_\_ x3 = (\_\_ev64\_u32\_\_) { 0, 1 };

This example is valid because the array initialization is qualified so that it provides the compiler with a unique interpretation. The array initialization is interpreted as an ev64 u32 with an implicit cast from the ev64 u32 to ev64 opaque.

Example 4 (Valid)

\_\_ev64\_opaque\_\_ x4 = (\_\_ev64\_opaque\_\_)(\_\_ev64\_u32\_\_) { 0, 1 };

Although this example is the same as Example 3, it includes an explicit cast, rather than depending on the implicit casting to \_\_ev64\_opaque\_\_ on assignment.

Example 5 (Valid)

```
__ev64_opaque__ x5 = (__ev64_u16__) (__ev64_opaque__)
(__ev64_u32__) { 0, 1 };
```

This example shows a series of casts; at the end, the result in x5 is no different from what it would be in Example 3. The example depends on the implicit cast from \_\_ev64\_u16\_\_ to \_\_ev64\_opaque\_\_.

Example 6 (Valid)

```
__ev64_opaque__ x6 = (__ev64_opaque__) (__ev64_u16__)
(__ev64_u32__) { 0, 1 };
```

This example shows a series of casts; at the end, the result in x6 is no different from what it would be in Example 3. The example explicitly casts to \_\_ev64\_opaque\_\_ rather than depending on the implicit cast.

• Example 7 (Valid)

```
_ev64_opaque__x7 = (_ev64_u16__) (_ev64_u32__) { 0, 1 };
```

This example shows a series of casts; at the end, the result in x6 is no different from what it would be in Example 3. The example depends on the implicit cast from \_\_ev64\_u16\_\_ to \_\_ev64\_opaque\_\_.

Example 8 (Valid)

```
__ev64_opaque__ x8 = (__ev64_u16__) { 0, 1, 2, 3 };

This example is similar to Example 3. It shows that any SPE data types except
__ev64_opaque__ can be used to qualify the array initialization.
```

## 5.1.2 Array initialization of SPE data types

The following examples show array initialization of SPE data types:

```
Example 1 shows how to initialize an array of four __ev64_u32__.
   __ev64_u32__ x1[4] = {
      { 0, 1 },
      { 2, 3 },
      { 4, 5 },
      { 6, 7 }
    };
```

• Example 2 shows how to initialize an array of four \_\_ev64\_u16\_\_.

```
__ev64_u16 x2[4] = {
    { 0, 1, 2, 3 },
    { 4, 5, 6, 7 },
    { 8, 9, 10, 11 },
    { 12, 13, 14, 15 },
};
```

Example 3 shows how to initialize an array of four \_\_ev64\_fs\_\_.

```
__ev64_fs__ x3[4] = {
    { 1.1f, 2.2f },
    { -3.3f, 4.4f },
    { 5.5f, 6.6f },
    { 7.7f, -8.8f }
};
```

Example 4 shows explicit casting, and is the same as Example 1:

```
__ev64_u32__ x4[4] = {
  (_ev64_u32__) {0, 1},
  (_ev64_u32__) {2, 3},
  (_ev64_u32__) {4, 5},
  (_ev64_u32__) {6, 7}
};
```

• Example 5 shows mixed explicit casting. x5[1] is equal to (\_\_ev64\_u32\_\_){131075, 262149}.

```
__ev64_u32__ x5[4] = {
  (_ev64_u32__){0, 1},
  (_ev64_u16__){2, 3, 4, 5},
  (_ev64_u32__){6, 7},
  (_ev64_u32__){8, 9}
};
```

## 5.2 Fixed-point accessors

The following sections discuss fixed-point accessors.

## 5.2.1 ev create sfix32 fs

The following examples show use of \_\_ev\_create\_sfix32\_fs:

Example 1

```
__ev64_s32__ x1 = __ev_create_sfix32_fs (0.5, -0.125);
// x1 = {0x40000000, 0xF0000000}
```

The floating-point numbers 0.5 and -0.125 are converted to their fixed-point representations and stored in x1.

• Example 2

```
__ev64_s32__ x2 = __ev_create_sfix32_fs (-1.1, 1.0);
// x2 = {0x80000000, 0x7fffffff}
```

The floating-point numbers are -1.1 and 1.0. Both values are outside of the range that signed fixed-point [-1, 1) supports. Therefore, the results of the conversion are saturated to the most negative number, 0x80000000, and the most positive number, 0x7FFFFFFF.

## 5.2.2 \_\_ev\_create\_ufix32\_fs

The following examples show use of \_\_ev\_create\_ufix32\_fs:

Example 1

```
__ev64_u32__ x1 = __ev_create_ufix32_fs(0.5, 0.125);
// x1 = {0x80000000, 0x20000000}
```

The floating-point numbers 0.5 and 0.125 are converted to their unsigned fixed-point representations and stored in x1.

Example 2

```
__ev64_u32__ x2 = __ev_create_ufix32_fs(-1.1, 1.0);
// x2 = {0x00000000, 0xffffffff}
```

Both floating-point values, -1.1 and 1.0, are outside of the range that unsigned fixed-point [0, 1) supports. Therefore, the results of the conversion are saturated to the lower bound, 0x00000000, and the upper bound, 0xFFFFFFFF.

## 5.2.3 \_\_ev\_set\_ufix32\_fs

The following examples show use of \_\_ev\_set\_ufix32\_fs:

Example 1

```
__ev64_u32__ x1a = { 0x00000000 0xffffffff };
__ev64_u32__ x1b = __ev_set_ufix32_fs (x1a, 0.5, 0);
// x1b = {0x80000000, 0xffffffff}
```

This example shows modification of an element in an SPE variable. The intrinsics work like the create routine in that the floating-point number 0.5 is converted to its unsigned fixed-point representation and placed into element 0.

• Example 2

```
__ev64_u32__ x2a = { 0x00000000 0xffffffff };
__ev64_u32__ x2b = __ev_set_ufix32_fs (x2a, 1.5, 0);
```

```
// x2b = {0xfffffffff, 0xfffffffff}
```

This example shows modification of an element in an SPE variable. The intrinsics work like the create routine in that the floating-point number 1.5 is saturated to the upper bound for unsigned fixed-point representation and placed into element 0.

## 5.2.4 \_\_ev\_set\_sfix32\_fs

The following examples show use of \_\_ev\_set\_sfix32\_fs:

Example 1

```
__ev64_u32__ x1a = { 0x00000000 0xffffffff };

__ev64_u32__ x1b = __ev_set_sfix32_fs (x1a, 0.5, 0);

// x1b = {0x40000000, 0xffffffff}
```

This example shows modification of an element in an SPE variable. The intrinsics work like the create routine in that the floating-point number 0.5 is converted to its signed fixed-point representation and placed into element 0.

• Example 2

```
__ev64_s32__ x2a = { 0x00000000 0xffffffff };

__ev64_s32__ x2b = __ev_set_sfix32_fs (x2a, 1.5, 0);

// x2b = {0x7fffffff, 0xffffffff}
```

This example shows modification of an element in an SPE variable. The intrinsics work like the create routine in that the floating-point number 1.5 is saturated to the upper bound for signed fixed-point representation and placed into element 0.

## 5.2.5 \_\_ev\_get\_ufix32\_fs

This example shows extraction of a floating-point number from an SPE variable interpreted as an unsigned fixed-point number. The intrinsic extracts element 1 of the variable and converts it from an unsigned fixed-point number to the closest floating-point representation.

```
__ev64_u32__ x1 = { 0x80000000, 0xfffffffff };
float f1 = __ev_get_ufix32_fs (x1, 1);
// f1 = 1.0
```

## 5.2.6 \_\_ev\_get\_sfix32\_fs

This example shows extraction of a floating-point number from an SPE variable interpreted as a signed fixed-point number. The intrinsic extracts element 0 of the variable and converts it from a signed fixed-point number to the closest floating-point value.

```
__ev64_s32__ x1 = { 0xf0000000, 0xfffffffff };
float f1 = __ev_get_ufix32_fs (x1, 0);
// f1 = -0.125
```

## 5.3 Loads

These examples apply to load and store intrinsics. All of the examples reference the same 'ev table':

```
__ev64_u32__ ev_table[] = {
    (_ev64_u32__) {0x01020304, 0x05060708},
    (_ev64_u32__) {0x090a0b0c, 0x0d0e0f10},
    (_ev64_u32__) {0x11121314, 0x15161718},
    (_ev64_u32__) {0x191a1b1c, 0x1d1e1f20},
```

```
(__ev64_u32__) {0x797a7b7c, 0x7d7e7f80},
(__ev64_u32__) {0x81828384, 0x85868788},
(__ev64_u32__) {0x898a8b8c, 0x8d8e8f90},
(__ev64_u32__) {0x91929394, 0x95969798}
};
```

## 5.3.1 ev lddx

This example shows indexing of double-word load. The base pointer is set to the address of ev\_table. The intrinsic offsets the base pointer by 2 double-words (16 bytes). This load is equivalent to ev\_table[2].

```
__ev64_u32__ x1 = __ev_lddx((__ev64_opaque__ *)(&ev_table[0]), 16);
// x1 = {0x11121314, 0x15161718};
```

## 5.3.2 \_\_ev\_ldd

This example shows an immediate double-word load. The base pointer is set to the address of ev\_table. The intrinsic offsets the base pointer by 2 double-words. This load is equivalent to ev\_table[2]. The offset in the immediate pointer is scaled by the double-word load size.

```
__ev64_u32__ x1 = __ev_ldd((__ev64_opaque__ *)(&ev_table[0]), 2);
// x1 = {0x11121314, 0x15161718};
```

## 5.3.3 ev lhhesplatx

This example shows an index half-word even splat load. The base pointer is set to the address of ev\_table. The intrinsic offsets the base pointer by 4 bytes.

```
__ev64_u32__ x1 = __ev_lhhesplatx((__ev64_opaque__
*)(&ev_table[0]), 4);
// x1 = {0x05060000, 0x05060000}
```

## 5.3.4 ev Ihhesplat

This example shows an immediate half-word even splat load. The base pointer is set to the address of ev\_table. The intrinsic offsets the base pointer by 4 half-words (8 bytes). Note that the load size, a half-word in this case, scales the offset in the immediate pointer.

```
__ev64_u32__ x1 = __ev_lhhesplat((__ev64_opaque__ *)(&ev_table[0]), 4);
// x1 = {0x090a0000, 0x090a0000}
```

# 6 Glossary of terms and abbreviations

The glossary contains an alphabetical list of terms, phrases, and abbreviations used in this book. Some of the terms and definitions included in the glossary are reprinted from IEEE Std. 754-1985, IEEE Standard for binary floating-point arithmetic, copyright ©1985 by the Institute of Electrical and Electronics Engineers, Inc. with the permission of the IEEE.

Note that some terms are defined in the context of their usage in this manual.

A

**Application binary interface** (ABI). A standardized interface that defines calling conventions and stack usage between applications and the operating system.

**Architecture**. A detailed specification of requirements for a processor or computer system. It does not specify details for implementing the processor or computer system; instead it provides a template for a family of compatible implementations.

В

**Biased exponent**. An exponent whose range of values is shifted by a constant (bias). Typically a bias is provided to allow a range of positive values to express a range that includes both positive and negative values.

**Big-endian**. A byte-ordering method in memory where the address n of a word corresponds to the most-significant byte. In an addressed memory word, the bytes are ordered (left to right) 0, 1, 2, 3, with 0 as the most-significant byte. See Little-endian.

С

**Cast**. A cast expression consists of a left parenthesis, a type name, a right parenthesis, and an operand expression. The cast causes the operand value to be converted to the type name within the parentheses.

D

**Denormalized number**. A non zero floating-point number whose exponent has a reserved value, usually the format's minimum, and whose explicit or implicit leading significand bit is zero.

Е

**Effective address** (EA). The 32- or 64-bit address specified for a load, store, or an instruction fetch. This address is then submitted to the MMU for translation to either a physical memory address or an I/O address.

**Exponent**. In the binary representation of a floating-point number, the exponent is the component that normally signifies the integer power to which the value two is raised in determining the value of the represented number. See also Biased exponent.

F

Fixed-point. (see Fractional)

**Fractional**. SPE supports 16- and 32-bit signed fractional two's complement data formats. For these two N-bit fractional data types, data is represented using the 1. [N-1] bit format. The MSB is the sign bit (-2^0) and the remaining N-1 bits are fractional bits (2^-1 2^-2 ... 2^-(N-1)).

G

**General-purpose register** (GPR). Any of the 32 registers in the general-purpose register file. These registers provide the source operands and destination results for all integer data manipulation instructions. Integer load instructions move data from memory to GPRs and store instructions move data from GPRs to memory.

**IEEE 754**. A standard written by the Institute of Electrical and Electronics Engineers that defines operations and representations of binary floating-point arithmetic.

**Inexact**. Loss of accuracy in an arithmetic operation when the rounded result differs from the infinitely precise value with unbounded range.

L

**LSB** (Least-significant bit). The bit of least value in an address, register, data element, or instruction encoding.

**Little-endian**. A byte-ordering method in memory where the address n of a word corresponds to the least-significant byte. In an addressed memory word, the bytes are ordered (left to right) 3, 2, 1, 0, with 3 as the most-significant byte. See Big-endian.

M

Mnemonic. The abbreviated name of an instruction used for coding.

**Modulo**. A value v that lies outside the range of numbers that an n-bit wide destination type can represent is replaced by the low-order n bits of the two's complement representation of v.

**MSB** (Most-significant bit). The highest-order bit in an address, registers, data element, or instruction encoding.

Ν

**NaN**. An abbreviation for 'Not a Number'; a symbolic entity encoded in floating-point format. The two types of NaNs are signaling NaNs (SNaNs) and quiet NaNs (QNaNs).

**Normalization**. A process by which a floating-point value is manipulated such that it can be represented in the format for the appropriate precision (single- or double-precision). For a floating-point value to be representable in the single- or double-precision format, the leading implied bit must be a 1.

0

**Overflow**. An error condition that occurs during arithmetic operations when the result cannot be stored accurately in the destination register(s). For example, if two 32-bit numbers are multiplied, the result may not be representable in 32 bits.

R

**Reserved field.** In a register, a reserved field is one that is not assigned a function. A reserved field may be a single bit. The handling of reserved bits is implementation-dependent. Software can write any value to such a bit. A subsequent reading of the bit returns 0 if the value last written to the bit was 0 and returns an undefined value (0 or 1) otherwise.

S

**Saturate**. A value v that lies outside the range of numbers representable by a destination type is replaced by the representable number closest to v.

**Significand**. The component of a binary floating-point number that consists of an explicit or implicit leading bit to the left of its implied binary point and a fraction field to the right.

**SIMD** (Single-instruction, multiple-data). An instruction set architecture that performs operations on multiple, parallel values within a single operand.

**Splat**. To replicate a value in multiple elements of an SIMD target operand.

Sticky bit. A bit that when set must be cleared explicitly.

**Supervisor mode**. The privileged operation state of a processor. In supervisor mode, software, typically the operating system, can access all control registers and the supervisor memory space, among other privileged operations.

U

**Underflow**. An error condition that occurs during arithmetic operations when the result cannot be represented accurately in the destination register. For example, underflow can happen if two floating-point fractions are multiplied and the result requires a smaller exponent and/or mantissa than the single-precision format can provide. In other words, the result is too small for accurate representation.

**User mode**. The unprivileged operating state of a processor used typically by application software. In user mode, software can only access certain control registers and can access only user memory space. No privileged operations can be performed. Also known as problem state.

٧

**Vector literal**. A constant expression with a value that is taken as a vector type.

W

Word. A 32-bit data element.

Revision history PM0045

# 7 Revision history

Table 249. Document revision history

| Date        | Revision | Changes                                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------|
| 3-Mar-2008  | 1        | Initial release.                                                                                         |
| 22-Oct-2012 | 2        | Added new active RPNs in "Specific properties" of the document.  Document reformatted no content change. |
| 17-Sep-2013 | 3        | Updated Disclaimer                                                                                       |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

